background image

CY7C1310AV18

CY7C1312AV18

CY7C1314AV18

 PRELIMINARY

Document #: 38-05497 Rev. *A

Page 7 of 21

Depth Expansion

The CY7C1312AV18 has a Port Select input for each port.

This allows for easy depth expansion. Both Port Selects are

sampled on the rising edge of the Positive Input Clock only (K).

Each port select input can deselect the specified port.

Deselecting a port will not affect the other port. All pending

transactions (Read and Write) will be completed prior to the

device being deselected. 

Programmable Impedance

An external resistor, RQ, must be connected between the ZQ

pin on the SRAM and V

SS 

to allow the SRAM to adjust its

output driver impedance. The value of RQ must be 5x the

value of the intended line impedance driven by the SRAM. The

allowable range of RQ to guarantee impedance matching with

a tolerance of ±15% is between 175

 and 350

with

V

DDQ

= 1.5V.The output impedance is adjusted every 1024

cycles upon powerup to account for drifts in supply voltage and

temperature.

Echo Clocks

Echo clocks are provided on the QDR-II to simplify data

capture on high-speed systems. Two echo clocks are

generated by the QDR-II. CQ is referenced with respect to C

and CQ is referenced with respect to C. These are

free-running clocks and are synchronized to the output

clock(C/C) of the QDR-II. In the single clock mode, CQ is

generated with respect to K and CQ is generated with respect

to K. The timings for the echo clocks are shown in the AC

Timing table.

DLL

These chips utilize a Delay Lock Loop (DLL) that is designed

to function between 80 MHz and the specified maximum clock

frequency. The DLL may be disabled by applying ground to the

DOFF pin. The DLL can also be reset by slowing the cycle time

of input clocks K and K to greater than 30 ns.

\

Application Example

[1]

Truth Table

[ 2, 3, 4, 5, 6, 7] 

Operation

K

RPS WPS

DQ

DQ

Write Cycle:

Load address on the rising edge of K clock; input write data 

on K and K rising edges.

L-H

X

L

D(A + 0)at K(t) 

D(A + 1) at K(t) 

Read Cycle:

Load address on the rising edge of K clock; wait one and a 

half cycle; read data on C and C rising edges.

L-H

L

X

Q(A + 0) at C(t + 1)

Q(A + 1) at C(t + 2) 

NOP: No Operation

L-H

H

H

D=X

Q=High-Z

D=X

Q=High-Z 

Standby: Clock Stopped

Stopped

X

X

Previous State

Previous State

Notes: 

1. The above application shows 4 QDRII being used. 
2. X = “Don't Care,” H = Logic HIGH, L= Logic LOW, 

represents rising edge.

3. Device will power-up deselected and the outputs in a tri-state condition.
4. “A” represents address location latched by the devices when transaction was initiated. A+00, A+01 represents the internal address sequence in the burst.
5. “t” represents the cycle at which a read/write operation is started. t+1 and t+2 are the first and second clock cycles respectively succeeding the “t” clock cycle.
6. Data inputs are registered at K and K rising edges. Data outputs are delivered on C and C rising edges, except when in single clock mode.
7. It is recommended that K = K and C = C = HIGH when clock is stopped. This is not essential, but permits most rapid restart by overcoming transmission line 

charging symmetrically.

8. Assumes a Write cycle was initiated per the Write Port Cycle Description Truth Table. BWS

0

, BWS

1

, BWS

2

, and BWS

3

 can be altered on different portions of a 

write cycle, as long as the set-up and hold requirements are achieved.

Vt = Vddq/2

C C#

 
D
A

K

C C#

D
A

K

BUS

MASTER

 (CPU

or

ASIC)

SRAM #1

SRAM #4

DATA IN

DATA OUT

Address

RPS#

WPS#

BWS#

Source K

Source K#

Delayed K

Delayed K#

R = 50

ohms

        

R = 250

ohms

R = 250

ohms

R
P

S
#

W

P
S
#

B

W

S
#

R
P

S
#

W

P
S
#

B

W

S
#

Vt

Vt

Vt

R

R

R

ZQ

CQ/CQ#

Q

K#

ZQ

CQ/CQ#

Q

K#

CLKIN/CLKIN#

[+] Feedback 

Содержание CY7C1310AV18

Страница 1: ...ead operations and the Write Port has dedicated Data Inputs to support Write opera tions QDR II architecture has separate data inputs and data outputs to completely eliminate the need to turn around t...

Страница 2: ...ata Reg RPS WPS Q 17 0 Control Logic Address Register Reg Reg Reg 18 19 18 36 18 BWS 1 0 VREF Write Add Decode 18 A 18 0 19 C C 18 512K x 18 Array 512K x 18 Array Write Reg Write Reg CQ CQ 18 DOFF Log...

Страница 3: ...VREF NC NC VDDQ NC VDDQ NC NC VDDQ VDDQ VDDQ D1 VDDQ NC Q1 NC VDDQ VDDQ NC VSS NC D0 NC TDI TMS VSS A NC A NC D2 NC ZQ NC Q0 NC NC NC NC A CY7C1312AV18 1M 18 11 15 BGA 2 3 4 5 6 7 1 A B C D E F G H J...

Страница 4: ...tten into the device A Input Synchronous Address Inputs Sampled on the rising edge of the K read address and K write address clocks during active read and write operations These address inputs are mul...

Страница 5: ...to drive out data through Q x 0 when in single clock mode CQ Echo Clock CQ is referenced with respect to C This is a free running clock and is synchronized to the output clock C of the QDR II In the s...

Страница 6: ...on of wait states in a depth expanded memory Write Operations Write operations are initiated by asserting WPS active at the rising edge of the Positive Input Clock K On the same K clock rise the data...

Страница 7: ...et by slowing the cycle time of input clocks K and K to greater than 30 ns Application Example 1 Truth Table 2 3 4 5 6 7 Operation K RPS WPS DQ DQ Write Cycle Load address on the rising edge of K cloc...

Страница 8: ...es during this portion of a write operation H H L H No data is written into the devices during this portion of a write operation Write Cycle Descriptions CY7C1314AV18 2 8 BWS0 BWS1 BWS2 BWS3 K K Comme...

Страница 9: ...t LOW Voltage 12 13 0 3 VREF 0 1 V VIN Clock Input Voltage 0 3 VDDQ 0 3 V IX Input Load Current GND VI VDDQ 5 5 A IOZ Output Leakage Current GND VI VDDQ Output Disabled 5 5 A VREF InputReferenceVoltag...

Страница 10: ...tCQOH tCHCQX Echo Clock Hold after C C Clock Rise 0 50 0 50 ns tCQD tCQHQV Echo Clock High to Data Valid 0 40 0 40 ns tCQDOH tCQHQX Echo Clock High to Data Invalid 0 40 0 40 ns tCHZ tCHZ Clock C and C...

Страница 11: ...CCLK Clock Input Capacitance 6 pF CO Output Capacitance 7 pF AC Test Loads and Waveforms Note 20 Tested initially and after any design or process change that may affect these parameters 1 25V 0 25V R...

Страница 12: ...if address A2 A1 then data Q20 D10 and Q21 D11 Write data is forwarded immediately as read results This note applies to the whole diagram Read Write Deselect Sequence K 1 2 3 4 5 8 10 6 7 K RPS WPS A...

Страница 13: ...is placed between the TDI and TDO pins as shown in TAP Controller Block Diagram Upon power up the instruction register is loaded with the IDCODE instruction It is also loaded with the IDCODE instruct...

Страница 14: ...ter between the TDI and TDO pins PRELOAD allows an initial data pattern to be placed at the latched parallel outputs of the boundary scan register cells pri or to the selection of another boundary sca...

Страница 15: ...ents the value at TMS at the rising edge of TCK TAP Controller State Diagram 24 TEST LOGIC RESET TEST LOGIC IDLE SELECT DR SCAN CAPTURE DR SHIFT DR EXIT1 DR PAUSE DR EXIT2 DR UPDATE DR SELECT IR SCAN...

Страница 16: ...tage IOL 2 0 mA 0 4 V VOL2 Output LOW Voltage IOL 100 A 0 2 V VIH Input HIGH Voltage 0 65VDD VDD 0 3 V VIL Input LOW Voltage 0 3 0 35VDD V IX Input and OutputLoad Current GND VI VDD 5 5 A Note 25 Thes...

Страница 17: ...imes tTMSH TMS Hold after TCK Clock Rise 10 ns tTDIH TDI Hold after Clock Rise 10 ns tCH Capture Hold after Clock Rise 10 ns Output Times tTDOV TCK Clock LOW to TDO Valid 20 ns tTDOX TCK Clock LOW to...

Страница 18: ...dor ID code and places the register between TDI and TDO This operation does not affect SRAM operation SAMPLE Z 010 Captures the Input Output contents Places the boundary scan register between TDI and...

Страница 19: ...1 6C 52 8A 53 7A 54 7B 55 6B 56 6A 57 5B 58 5A 59 4A 60 5C 61 4B 62 3A 63 1H 64 1A 65 2B 66 3B 67 1C 68 1B 69 3D 70 3C 71 1D 72 2C 73 3E Boundary Scan Order continued Bit Bump ID 74 2D 75 2E 76 1E 77...

Страница 20: ...names mentioned in this document are the trademarks of their respective holders Ordering Information Speed MHz Ordering Code Package Name Package Type Operating Range 167 CY7C1310AV18 167BZC BB165D 13...

Страница 21: ...nt History Page Document Title CY7C1310AV18 CY7C1312AV18 CY7C1314AV18 18 Mb QDR II SRAM 2 Word Burst Architecture Document Number 38 05497 REV ECN No Issue Date Orig of Change Description of Change 20...

Отзывы: