SCRAMNET OVERVIEW
Copyright 2007
2-9
S SC150e HARDWARE REFERENCE
2.7 External Triggers
S SC150e
PCI cards support two external triggers. The external triggers will
occur only if the ACR has been configured to enable them. Triggers 1 and 2 are generated
by S SC150e
shared-memory access. Both triggers generate a 26.64 ns TTL
level compatible, non-terminated, output.
•
Trigger 1 - Host Write (ACR[2] enables)
•
Trigger 2 - Network Write (ACR[3] enables)
NOTE
: User access to Trigger 1 and Trigger 2 is not available on the PMC card.
2.8 General Purpose Counter/Global Timer
The General Purpose Counter/Timer has six modes of CSR8 and CSR9 controlled
operations, The output from the General Purpose Counter/Timer is stored in CSR13.
Counter modes can count errors, external trigger events, or network messages. A high-
resolution timer mode can run free or measure the ring time with a 26.66 ns resolution.
The global timer mode clocks with a resolution of 1.706 µs and resets on an external
trigger event. (See 2.7 External Triggers). A specific shared-memory location may be
identified with External Trigger 2 ACR[3] so that a memory write from a single node on
the network can simultaneously reset all the global timers in the ring.
If the Trigger 2 event is the frame counter, the timers in the ring effectively become
synchronized sub-frame timers, which can then be used to tag time-critical data or to
measure and compare the completion time of various tasks within a distributed real-time
system.
2.9 Modes of Operation
2.9.1 Data Filter Mode
When S SC150e Data Filtering is enabled, only those writes to S
SC150e memory producing a data change are transmitted to the network.
EXAMPLE:
If location 1000 in S SC150e memory contains the value ‘20’ and the host
processor writes the value ‘20’ to location 1000, then no network traffic will be
generated. However, if any other value is written to location 1000, then the new value
will be passed around the network to update the other S SC150e node
memories.
When a write is received from the host, a comparison is made to the old data at that
address to see if there was a change before writing to shared memory. If the data has
changed, then it is written to shared memory, and is also transmitted onto the network.
This entire process is completed within the host memory standard bus write cycle.
Data filtering is a powerful communications compression technique for cyclical
applications. This technique has been shown to significantly reduce the network traffic
and therefore increase the effective throughput on the network.
Содержание SCRAMNet+ SC150e
Страница 1: ...SC150e PCI PMC CPCI Bus Universal Signaling Hardware Reference Document No D T MR PCPMCPE A 1 A4 ...
Страница 2: ......
Страница 24: ...SCRAMNET OVERVIEW Copyright 2007 2 12 SCRAMNet SC150e HARDWARE REFERENCE This page intentionally left blank ...
Страница 32: ...PRODUCT OVERVIEW Copyright 2007 3 8 SCRAMNet SC150e HARDWARE REFERENCE This page intentionally left blank ...
Страница 45: ...INSTALLATION Copyright 2007 4 13 SCRAMNet SC150e HARDWARE REFERENCE Figure 4 13 Bypass State Power Off ...
Страница 79: ...OPERATION Copyright 2007 5 29 SCRAMNet SC150e HARDWARE REFERENCE Figure 5 10 Quad Switch ...
Страница 82: ......
Страница 94: ......
Страница 108: ......
Страница 120: ...CSR SUMMARY Copyright 2007 C 12 SCRAMNet SC150e HARDWARE REFERENCE This page intentionally left blank ...
Страница 121: ...D D CONFIGURATION AIDS APPENDIX D CONFIGURATION AIDS ...
Страница 122: ......
Страница 126: ...CONFIGURATION AIDS Copyright 2007 D 4 SCRAMNet SC150e HARDWARE REFERENCE This page intentionally left blank ...
Страница 127: ...1 GLOSSARY GLOSSARY ...
Страница 128: ......
Страница 134: ...GLOSSARY Copyright 2007 Glossary 6 SCRAMNet SC150e HARDWARE REFERENCE This page intentionally left blank ...
Страница 135: ...1 INDEX INDEX ...
Страница 136: ......