CSR DESCRIPTIONS
Copyright 2007
B-8
S SC150e HARDWARE REFERENCE
Table B-4 CSR3 - Node Information (READ ONLY)
Bits Description
7-0
Node Number Count
- These bits represent the total number of S SC150e nodes
on the network. This value is dynamically determined by the hardware and ranges from 0 to 255
depending upon the number of nodes actually on the network.
Transmit AGE
- This field is also used to read/write the T_AGE[7:0] field. This register reflects
this field when the ID_MUX bit in CSR8[0] is set.
15-8
Node Identification Number
- These bits represent the S SC150e node
identification number. Each node must have a unique identification number from 0 to 255 for
each network ring. The NODE ID need not be in sequential order.
Receive ID
- This field is also used to read/write the RXID[7:0] field. This register reflects this
field when the ID_MUX bit in CSR8[0] is set.
Table B-5 CSR4 - Interrupt Address (LSP) (READ ONLY)
Bits Description
15-0
LSP of the Interrupt Address
- These bits represent the LSP of the interrupt address (A15 -
A0). Bits 0 and 1 are always ‘0’ since the addresses are on four-byte boundaries.
Table B-6 CSR5 - Interrupt Address and Status (READ ONLY)*
Bits Description
6-0
MSP of the Interrupt Address
- These 7 bits represent the MSP of the interrupt address (A22 -
A16). When coupled with CSR4, this address represents the S memory location of
the interrupt.
13-7 Reserved.
14
Retry Interrupt FIFO Bit
- This bit is set when an interrupt message is received that has its
message retry bit set. This can be checked in the interrupt service routine to guard against
double interrupts from the same message if it happens to be retransmitted.
15
Interrupt FIFO Not Empty
- When this bit is clear, the Interrupt FIFO is empty. Do not READ
CSR4 when this bit is ‘0’. When this bit is set, it signals that CSR5 and CSR4 contain a
legitimate interrupt address.
* Writing the Transmit Time-out value to CSR5 stores it in shadow memory. Do not set
this value to ‘0’. A value of ‘0’ prevents host-generated data from leaving the Transmit FIFO.
Содержание SCRAMNet+ SC150e
Страница 1: ...SC150e PCI PMC CPCI Bus Universal Signaling Hardware Reference Document No D T MR PCPMCPE A 1 A4 ...
Страница 2: ......
Страница 24: ...SCRAMNET OVERVIEW Copyright 2007 2 12 SCRAMNet SC150e HARDWARE REFERENCE This page intentionally left blank ...
Страница 32: ...PRODUCT OVERVIEW Copyright 2007 3 8 SCRAMNet SC150e HARDWARE REFERENCE This page intentionally left blank ...
Страница 45: ...INSTALLATION Copyright 2007 4 13 SCRAMNet SC150e HARDWARE REFERENCE Figure 4 13 Bypass State Power Off ...
Страница 79: ...OPERATION Copyright 2007 5 29 SCRAMNet SC150e HARDWARE REFERENCE Figure 5 10 Quad Switch ...
Страница 82: ......
Страница 94: ......
Страница 108: ......
Страница 120: ...CSR SUMMARY Copyright 2007 C 12 SCRAMNet SC150e HARDWARE REFERENCE This page intentionally left blank ...
Страница 121: ...D D CONFIGURATION AIDS APPENDIX D CONFIGURATION AIDS ...
Страница 122: ......
Страница 126: ...CONFIGURATION AIDS Copyright 2007 D 4 SCRAMNet SC150e HARDWARE REFERENCE This page intentionally left blank ...
Страница 127: ...1 GLOSSARY GLOSSARY ...
Страница 128: ......
Страница 134: ...GLOSSARY Copyright 2007 Glossary 6 SCRAMNet SC150e HARDWARE REFERENCE This page intentionally left blank ...
Страница 135: ...1 INDEX INDEX ...
Страница 136: ......