5.0 Control Register Definitions-Function 0
Fusion 878A
5.3 Local Registers (Memory Mapped)
PCI Video Decoder
5-36
Conexant
100600B
0x114—RISC Program Start Address Register (RISC_STRT_ADD)
0x118—GPIO Output Enable Control Register (GPIO_OUT_EN)
0x120—RISC Program Counter Register (RISC_COUNT)
0x200–0x2FF—GPIO Data I/O Register (GPIO_DATA)
Bits
Type
Default
Name
Description
[31:0]
RW
0x00000000
RISC_IPC
Base address for the RISC program. Standard 32-bit memory space byte
address, although the software must DWORD-align by setting the lowest
two bits to 00. The DMA controller begins executing instructions at this
address when RISC_ENABLE is set; i.e., the RISC program counter is
loaded with this pointer at the rising edge of RISC_ENABLE.
Bits
Type
Default
Name
Description
[23:0]
RW
0x000000
GPOE
Writes to this register provide data to the output buffer enables. A value of 1
enables the driver.
Bits
Type
Default
Name
Description
[31:0]
RO
—
RISC_PC
The current value of the RISC program counter. This may be slightly ahead of the
current instruction due to pre-fetching instructions into the queue.
Bits
Type
Default
Name
Description
[23:0]
RW
—
GPDATA
Writes to this register provide data to the output buffers. Read data is from the
input buffer. Data from this register can only be read if output enables are set and
GPIOMODE is set to normal.
Содержание Fusion 878A
Страница 12: ...List of Tables Fusion 878A PCI Video Decoder xiv Conexant 100600B ...
Страница 178: ...Appendix A Acronym List Fusion 878A PCI Video Decoder A 4 Conexant 100600B ...
Страница 179: ......