— 17 —
LSI
MON
SWO
LSO
" L "
" H "
GND
VDD
CSB
" H "
FROM CPU
CS2 terminal (Pin 28)
(Pin 23)
(Pin 24)
(Pin 40)
(Pin 39)
(Pin 17)
(Pin 22)
TO CPU
TO MAIN SWITCH
"L"
"H"
OFF
ON
SWO
SW
CPU
GATE ARRAY
MAIN SWITCH
VDD
"L"
"L"
KAC
KIO
(Pin36)
(Pin40)
(Pin54)
(Pin53)
POWER ON SWITCH
µ
PD65005G-452-22
GATE ARRAY
µ
PD65005G-452-22
(Pin 25)
(Pin 70)
INT0 terminal
µ
PD3055GF002-2BA
When VDD is applied from power supply IC
SC371015FU to gate array uPD65005G-452-
22, gate array will send "L" signal to active the
main switch signal from terminal SWO. Also,
gate array will send "H" signal to release the
INT0 terminal of CPU from LSO terminal.
The terminal CSB is for the chip select of gate
array. This signal is sent from CPU terminal
CS2. And when the VDD is applied to CPU,
CPU will send "H" signal to CSB terminal.
3) Main switch and power on switch
When the main switch is set to on position, SW terminal of CPU becomes "L", then CPU will send
"L" signal to KAC terminal to enable the system power on. The KI0 terminal is "H" when VDD is
applied to CPU. Therefore, when pressing the power on switch, CPU will generate a clock pulse (2
MHz) for start up the system.
GND
Open
2) Gate array
Содержание SF-8350
Страница 1: ...SF 8350 LX 572 JUNE 1993 R without price...
Страница 3: ...1 1 SCHEMATIC DIAGRAM 1 1 Main Block...
Страница 4: ...2 1 2 Display Block...
Страница 5: ...3 1 3 Key Matrix...
Страница 14: ...13...
Страница 33: ...32 13 PARTS LIST SF 8350...
Страница 34: ...33...
Страница 35: ...34 14 PCB VIEW SF 8350...
Страница 36: ...35 15 ASSEMBLY VIEW SF 8350...
Страница 37: ...8 11 10 Nishi Shinjuku Shinjuku ku Tokyo 160 Japan Telephone 03 3347 4926...