SPCA713A
© Sunplus Technology Co., Ltd.
253
APR. 03, 2001
Version: 1.0
TIMING CHARACTERISTICS
At 25
o
C, VCC = VDD = 5V/3.3V, fs = 44.1kHz, 16Bit input data,
System Clock = 384/256fs
Parameter Symbol
Value
Unit
Data Input Timing
DIN setup time
tds
>30
ns
DIN hold time
tdh
>30
ns
BCKIN high-level, low-level
Tbcwh,
tbcwl
>50 ns
BCKIN pulse cycle time
tbcy
>100
ns
BCKIN rising edge to SRCIN
tbsr
>30
ns
SRCIN to BCKIN rising edge
tsrb
>30
ns
TIMING DIAGRAM
tdh
tds
tbsr
tsrb
tbcy
DIN
DATA INPUT TIMING
BCKIN
SRCIN
APPLICATION CIRCUIT NOTE
Mode Control
256fs/384fs Clock
SPCA713A
PCM audio data
SRCIN
DIN
BCKIN
NC
CAP
VOUTR
AGND
SCKIN
FORMAT
DM
NC
NC
VOUTL
VCC
10uF
10uF
0.1uF
1500pF
680pF
100pF
10KOhm 10KOhm 10KOhm
GND
GND
1500pF
680pF
100pF
10KOhm 10KOhm 10KOhm
GND
GND
OPA604
OPA604
-
+
-
+
R Channel Output
L Channel Output
1. BYPASSING POWER SUPPLY
A 10uF tantalum capacitor can be used for bypassing the power
supplies. The bypass capacitor should be connected as close as
possible to the unit and a 0.1uF ceramic capacitor is
recommended to connect in parallel with it.
2. OUTPUT FILTERING
The internal low pass filter is designed to have a 3dB band width
at 100kHz. To limit out of band noise, an external 3
rd
order filter, as
shown in the application circuit diagram, is recommended,
especially when the chip is to drive a wide band amplifier.
Содержание PV420S
Страница 1: ...SERVICE MANUAL PV420S WWW BBK RU ...
Страница 72: ... 69 CXD3068Q Block Diagram ...
Страница 73: ... 70 CXD3068Q Pin Configuration ...
Страница 122: ... 119 CXD3068Q Timing Chart 1 3 ...
Страница 123: ... 120 CXD3068Q Timing Chart 1 4 ...
Страница 124: ... 121 CXD3068Q Timing Chart 1 5 ...
Страница 127: ... 124 CXD3068Q Timing Chart 1 16 CAV W mode EPWM 1 LPWR 0 Timing Chart 1 17 CAV W mode EPWM LPWR 1 ...
Страница 129: ... 126 CXD3068Q Timing Chart 2 1 ...
Страница 130: ... 127 CXD3068Q Block Diagram 2 2 ...
Страница 131: ... 128 CXD3068Q Timing Chart 2 3 ...
Страница 134: ... 131 CXD3068Q Timing Chart 2 6 ...
Страница 137: ... 134 CXD3068Q Fig 3 1 Disc Stop to Regular Playback in CLV W Mode CLV W Mode Fig 3 2 CLV W Mode Flow Chart ...
Страница 138: ... 135 CXD3068Q VCO C Mode Fig 3 3 Access Flow Chart Using VCO Control ...
Страница 140: ... 137 CXD3068Q Block Diagram 4 1 ...
Страница 143: ... 140 CXD3068Q Timing Chart 4 4 ...
Страница 147: ... 144 CXD3068Q Fig 4 6 a Auto Focus Flow Chart Fig 4 6 b Auto Focus Timing Chart ...
Страница 148: ... 145 CXD3068Q Fig 4 7 a 1 Track Jump Flow Chart Fig 4 7 b 1 Track Jump Timing Chart ...
Страница 149: ... 146 CXD3068Q Fig 4 8 a 10 Track Jump Flow Chart Fig 4 8 b 10 Track Jump Timing Chart ...
Страница 150: ... 147 CXD3068Q Fig 4 9 a 2N Track Jump Flow Chart Fig 4 9 b 2N Track Jump Timing Chart ...
Страница 151: ... 148 CXD3068Q Fig 4 10 a Fine Search Flow Chart Fig 4 10 b Fine Search Timing Chart ...
Страница 152: ... 149 CXD3068Q Fig 4 11 a M Track Move Flow Chart Fig 4 11 b M Track Move Timing Chart ...
Страница 157: ... 154 CXD3068Q Fig 4 15 CD TEXT Data Timing Chart ...
Страница 162: ... 159 CXD3068Q Fig 5 3a Fig 5 3b ...
Страница 176: ... 173 CXD3068Q Fig 5 26a Servo HighBooster Characteristics FCS TRK MCK 128Fs HBST1 0 HBST1 1 HBST0 0 HBST1 1 HBST0 1 ...
Страница 177: ... 174 CXD3068Q Fig 5 26b Servo LowBooster1 Characteristics FCS TRK MCK 128Fs LB1S1 0 LB1S1 1 LB1S0 0 LB1S1 1 LB1S0 1 ...
Страница 178: ... 175 CXD3068Q Fig 5 26c Servo LowBooster2 Characteristics FCS TRK MCK 128Fs LB2S1 0 LB2S1 1 LB2S0 0 LB2S1 1 LB2S0 1 ...
Страница 196: ... 193 CXD3068Q Description of Data Readout ...
Страница 200: ... 197 CXD3068Q ...
Страница 201: ... 198 CXD3068Q ...
Страница 202: ... 199 CXD3068Q ...
Страница 203: ... 200 CXD3068Q SLD Servo fs 345Hz Note Set the MSB bit of the K02 and K04 coefficients to 0 HPTZC Auto Gain fs 88 2kHz ...
Страница 207: ... 204 CXD3068Q Package Outline Unit mm ...
Страница 208: ...This data sheet has been made from recycled paper to help protect the environment 205 ...