32
22 Sept 2016
v1.1
Figure 21 – FPGA Done LED
A blue DONE LED (D3) is connected to the Zynq SOM via JX1.8, net name FPGA_DONE and
is located on Bank 0, R11 of the FPGA. When the SOM’s PL is properly configured this pin is
driven high by the FPGA which turns the DONE LED on.
3 Power
3.1 Power Input – J2/SW7
The board is powered through J2 and SW7 power switch. Slide SW7 to the left to turn on the
board. Sliding SW7 to the right turns off the board. J2 is a 12V 2x3 6 pin connector which is
NOT ATX compatible. While the board can accommodate up to 15VDC in, to maintain FMC
compliance the maximum input voltage should not exceed 12.8V, (12V +/- 5%) to minimize
component stress thereby increasing the products operational life.
•
D19 and D20 are used for power steering in the event the user wants to insert the
board into a PCIe x1 slot for development purposes.
Please Note:
While the PCIe slot
can source 10 watts of power (up to 25W via PC configuration) it is recommended the
carrier card be plugged in via J2 to eliminate potential under-power scenarios.
•
The maximum input current from J2 is limited by filter L11, which has a rating of 5.0
Amps. Any current exceeding this value will damage the filter network. The power
supply shipped from Avnet is Avnet part number AES-SLP-12V5A-G and is rated at
12V, 5.0 Amps and is recommended for use with the PZCC-FMC-V2 board.