
40
8210C–AVR–09/11
Atmel AVR XMEGA D
4.16.4
REVID – Revision ID
• Bit 7:4 – Reserved
These bits are unused and reserved for future use.
• Bit 3:0 – REVID[3:0]: Revision ID
These bits contains the device revision. 0 = A, 1= B and so on.
4.16.5
ANAINIT – Analog Initialization register
• Bit 7:2 – Reserved
These bits are unused and reserved for future use. For compatibility with future devices, always
write these bits to zero when this register is written.
• Bit 1:0 – STARTUPDLYx
Setting these bits enables sequential start of internal components used for the ADC, and analog
comparator with main input/output connected to that port. When this is done, the internal compo-
nents such as voltage reference and bias currents are started sequentially when the module is
enabled. This reduces the peak current consumption during startup of the module. For maxi-
mum effect the start-up delay should be set so that it is larger than 0.5µs.
4.16.6
EVSYSLOCK – Event System Lock register
Bit
7
6
5
4
3
2
1
0
+0x03
–
–
–
–
REVID[3:0]
REVID
Read/Write
R
R
R
R
R
R
R
R
Initial Value
0
0
0
0
1/0
1/0
1/0
1/0
Bit
7
6
5
4
3
2
1
0
+0x07
–
–
–
–
–
–
STARTUPDLYA[1:0]
ANAINIT
Read/Write
R
R
R
R
R
R
R/W
R/W
Initial Value
0
0
0
0
0
0
0
0
Table 4-12.
Analog startup delay.
STARTUPDLYx
Group Configuration
Description
00
NONE
Direct startup
11
2CLK
2 * CLK
PER
10
8CLK
8 * CLK
PER
11
32CLK
32 * CLK
PER
Bit
7
6
5
4
3
2
1
0
+0x08
–
–
–
–
–
–
–
EVSYS0LOCK
EVSYSLOCK
Read/Write
R
R
R
R
R
R
R
R/W
Initial Value
0
0
0
0
0
0
0
0