
29
8210C–AVR–09/11
Atmel AVR XMEGA D
• Bit 1 – WDLOCK: Watchdog Timer Lock
The WDLOCK fuse can be programmed to lock the watchdog timer configuration. When this
fuse is programmed the watchdog timer configuration cannot be changed, and the ENABLE bit
in the watchdog CTRL register is automatically set at reset and cannot be cleared from the appli-
cation software. The WEN bit in the watchdog WINCTRL register is not set automatically and
needs to be set from software. A reset is required before this bit will be read correctly after it is
changed.
• Bit 0 – Reserved
This bit is unused and reserved for future use. For compatibility with future devices, always write
this bit to one when this register is written..
4.13.4
FUSEBYTE5 – Fuse Byte 5
• Bit 7:6 – Reserved
These bits are unused and reserved for future use. For compatibility with future devices, always
write these bits to one when this register is written.
• Bit 5:4 – BODACT[1:0]: BOD Operation in Active Mode
These fuse bits set the BOD operation mode when the device is in active and idle mode. For
details on the BOD and BOD operation modes. Refer to
”Brownout Detection” on page 89
Table 4-4.
Start-up time.
STARTUPTIME[1:0]
1kHz ULP Oscillator Cycles
00
64
01
4
10
Reserved
11
0
Table 4-5.
Watchdog timer lock.
WDLOCK
Description
0
Watchdog timer locked for modifications
1
Watchdog timer not locked
Bit
7
6
5
4
3
2
1
0
+0x05
–
–
BODACT[1:0]
EESAVE
BODLEVEL[2:0]
FUSEBYTE5
Read/Write
R
R
R/W
R/W
R/W
R/W
R/W
R/W
Initial Value
1
1
–
–
–
–
–
–
Table 4-6.
BOD operation modes in active and idle modes.
BODACT[1:0]
Description
00
Reserved
01
BOD enabled in sampled mode
10
BOD enabled continuously
11
BOD disabled