
Introduction
1-6
Copyright © 2007, 2008 ARM Limited. All rights reserved.
ARM DDI 0402B
Note
The interface of the MBIST controller communicates with both the ATE and the MBIST
interface of the cache controller. See Appendix A
for descriptions
of the MBIST controller interface signals. See the
ARM PrimeCell Level 2 Cache
Controller (PL310) Technical Reference Manual
for more information about the
MBIST interface.
MBISTDCTL[19:0]
Input
Delayed versions of the
MBISTCE[17:0]
signal and the doubleword select signal,
MBISTADDR[1:0]
. Selects the correct read data after it passes through the MBIST
pipeline stages.
MBISTDCTL[19:0]
= delayed {
MBISTCE[17:0]
,
MBISTADDR[1:0]
}.
MTESTON
Input
Select signal for cache RAM array. This signal is the select input to the multiplexors
that access the cache RAM arrays for test. When asserted,
MTESTON
takes priority
over all other select inputs to the multiplexors.
MBISTCE[17:0]
Input
One-hot chip enables to select cache RAM arrays for test.
MBISTWE[31:0]
Input
Global write enable signal for all RAM arrays.
MBISTADDR[19:0]
Input
Address signal for cache RAM array.
MBISTADDR[1:0]
is the doubleword select
Y-address and X-address fields, MBIR[36:33] and MBIR[40:37]
page 3-9 for a description of the doubleword select. Not all RAM arrays use the full
address width.
MBISTDIN[63:0]
Input
Data bus to the cache RAM arrays. Not all RAM arrays use the full data width.
Table 1-1 Cache controller MBIST interface signals (continued)
Name
Type
Description
Содержание PL310
Страница 4: ...Contents iv Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 8: ...List of Figures viii Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 22: ...Introduction 1 8 Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 56: ...MBIST Instruction Register 3 18 Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...