
Functional Description
ARM DDI 0402B
Copyright © 2007, 2008 ARM Limited. All rights reserved.
2-11
When the instruction shift is enabled, data shifts between the two parts of
the BIST engine are on bit 3. In run test mode, this bit is used as invert
data information. The
MBISTTX[11:0]
interface is ARM-specific and
intended for use only with the MBIST controller.
MBISTRX[2:0]
This signal is an output of the dispatch unit that goes to the MBIST
controller. The behavior of
MBISTRX[2:0]
is ARM-specific and is
intended for use only with the MBIST controller. The address expire
signal is set when both the row and column address counters expire.
Table 2-8 shows the signals.
MBIST controller block top level I/O
The top level I/O of the MBIST controller consists of the cache controller interface. See
Appendix A
and the inputs and outputs shown in Table 2-9.
Table 2-8 MBISTRX signals
MBISTRX bit
Description
0
Address/instruction data out/fail data out
1
Shadow pipeline empty
2
Nonsticky fail flag
Table 2-9 MBIST controller top level I/O
Signal
Direction
Function
Value, MBIST mode
Value, function mode
MBISTDATAIN
Input
Serial data in
Toggle
0
MBISTDSHIFT
Input
Data log shift
Toggle
0
MBISTRESETN
Input
MBIST reset
Toggle
0
a
MBISTRESULT[2:0]
Output
Output status bus
Strobe
-
MBISTRUN
Input
Run MBIST test
Toggle
0
MBISTSHIFT
Input
Instruction shift
Toggle
0
MTESTON
Input
MBIST path enable
Toggle
0
SE
Input
ATPG signal
0
0
SCANMODE
Input
ATPG signal
0
0
Содержание PL310
Страница 4: ...Contents iv Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 8: ...List of Figures viii Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 22: ...Introduction 1 8 Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 56: ...MBIST Instruction Register 3 18 Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...