
Functional Description
2-4
Copyright © 2007, 2008 ARM Limited. All rights reserved.
ARM DDI 0402B
controller Auxiliary Control Register. For MBIST, you must know the latencies of the
RAMs being tested. The MBIST controller defaults to one cycle of latency, but must
reprogram this during the instruction load before MBIST testing can begin. The latency
of the current RAM being tested is passed to the MBIST controller in the MBIST
instruction. Table 2-1 shows the cache controller compiled RAM latency.
Figure 2-2 on page 2-5 shows the cache controller compiled RAM latency.
Table 2-1 Cache controller compiled RAM latency
Latency bits [3:0]
Cycles of latency
4’b0000
1 cycle of latency. No additional latency. This is the default.
4’b0001
2 cycles of latency.
4’b0010
3 cycles of latency.
4’b0011
4 cycles of latency.
4’b0100
5 cycles of latency.
4’b0101
6 cycles of latency.
4’b0110
7 cycles of latency.
4’b0111
8 cycles of latency.
4’b1000
9 cycles of latency.
4’b1001
10 cycles of latency.
4’b1010
11 cycles of latency.
4’b1011
12 cycles of latency.
4’b1100
13 cycles of latency.
4’b1101
14 cycles of latency.
4’b1110
15 cycles of latency.
4’b1111
16 cycles of latency.
Содержание PL310
Страница 4: ...Contents iv Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 8: ...List of Figures viii Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 22: ...Introduction 1 8 Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 56: ...MBIST Instruction Register 3 18 Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...