Functional Description
ARM DDI 0402B
Copyright © 2007, 2008 ARM Limited. All rights reserved.
2-13
2.2
Functional operation
The functional operation is described in:
•
•
2.2.1
Timing
A 60-bit instruction, loaded serially at the start of each test, controls the operation of the
MBIST controller. Chapter 3
describes how to write the
instruction.
The timing diagrams in this section show the clock running at two different speeds:
•
the slower clock relates to the clock driven by your ATE
•
the faster clock relates to the clock driven by an on-chip
Phase Locked Loop
(PLL).
If you do not have an on-chip PLL, both clocks relate to the clock driven by your ATE.
Timing diagrams in the following sections show the procedures for operating the
MBIST controller:
•
•
•
•
Instruction load
To load an MBIST instruction, drive
MBISTSHIFT
HIGH. At the next rising clock
edge, the 60-bit shift sequence begins as shown in Figure 2-6. To enable data input from
the ATE, the PLL is in bypass mode, and the clock is not running at test frequency.
Figure 2-6 Loading the MBIST controller instruction
L>@
L>@
L>@
L>@
&/.
0%,67581
0%,676+,)7
0%,67'$7$,1
Содержание PL310
Страница 4: ...Contents iv Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 8: ...List of Figures viii Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 22: ...Introduction 1 8 Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 56: ...MBIST Instruction Register 3 18 Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...