
MBIST Instruction Register
ARM DDI 0402B
Copyright © 2007, 2008 ARM Limited. All rights reserved.
3-9
3.2.4
Y-address and X-address fields, MBIR[36:33] and MBIR[40:37]
You can determine the number of address bits you must specify for a RAM from the
MBIR fields:
•
X-address
•
Y-address.
This enables you to specify your address range in two dimensions, this represents the
topology of the physical implementation of the RAM more accurately. These two
dimensions are controlled by two separate address counters, the X-address counter and
the y-address counter. One counter can be incremented or decremented only when the
other counter has expired. The chosen test algorithm determines the counter that moves
faster.
b0011
4
b0100
5
b0101
6
b0110
7
b0111
8
b1000
9
b1001
10
b1010
11
b1011
12
b1100
13
b1101
14
b1110
15
b1111
16
Table 3-5 Write latency field encoding (continued)
Write latency
MBIR[48:45]
Number of cycles
per write operation
Содержание PL310
Страница 4: ...Contents iv Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 8: ...List of Figures viii Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 22: ...Introduction 1 8 Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...
Страница 56: ...MBIST Instruction Register 3 18 Copyright 2007 2008 ARM Limited All rights reserved ARM DDI 0402B ...