Arm® Corstone™ SSE
-300 with Cortex®-
M55 and Ethos™
-U55 :
Example Subsystem for MPS3 - Application Note AN547
DAI 0547C
Issue C
8 Shield Support
Copyright
©
2020, 2021 Arm Limited (or its affiliates). All rights reserved.
Non-Confidential
Page 47 of 64
MPS3
GPIO
ALT Function 1
ALT Description 1
SH0_IO11
GPIO0_11
SPI3 MOSI
–
SH0_DO
Shield 0 SPI Data Out
SH0_IO12
GPIO0_12
SPI3 MISO
–
SH0_DI
Shield 0 SPI Data In
SH0_IO13
GPIO0_13
SPI3 SCK
–
SH0_CLK
Shield 0 SPI Clock
SH0_IO14
GPIO0_14
SBCON2 SDA
–
SH0_SDA
Shield 0 I2C Data
SH0_IO15
GPIO0_15
SBCON2 SCL
–
SH0_SCL
Shield 0 I2C Clock
SH1_IO0
GPIO1_0
UART4 RXD
–
SH1_RXD
Shield 1 UART Receive
SH1_IO1
GPIO1_1
UART4 TXD
–
SH1_TXD
Shield1 UART Transmit
SH1_IO2
GPIO1_2
-
-
SH1_IO3
GPIO1_3
-
-
SH1_IO4
GPIO1_4
-
-
SH1_IO5
GPIO1_5
-
-
SH1_IO6
GPIO1_6
-
-
SH1_IO7
GPIO1_7
-
-
SH1_IO8
GPIO1_8
-
-
SH1_IO9
GPIO1_9
-
-
SH1_IO10
GPIO1_10
SPI4 SS
–
SH1_nCS
Shield 1 SPI Chip Select
SH1_IO11
GPIO1_11
SPI4 MOSI
–
SH1_DO
Shield 1 SPI Data Out
SH1_IO12
GPIO1_12
SPI4 MISO
–
SH1_DI
Shield 1 SPI Data In
SH1_IO13
GPIO1_13
SPI4 SCK
–
SH1_CLK
Shield 1 SPI Clock
SH1_IO14
GPIO1_14
SBCON3 SDA
–
SH1_SDA
Shield 1 I2C Data
SH1_IO15
GPIO1_15
SBCON3 SCL
–
SH1_SCL
Shield 1 I2C Clock
Table 8-1 : Shield Alternative Function Pinout