Arm® Corstone™ SSE
-300 with Cortex®-
M55 and Ethos™
-U55 :
Example Subsystem for MPS3 - Application Note AN547
DAI 0547C
Issue C
3 Overview
Copyright
©
2020, 2021 Arm Limited (or its affiliates). All rights reserved.
Non-Confidential
Page 25 of 64
3.8.2
MSTEXPPIHL Peripheral Map
ROW
ID
Address
Size
Description
Alias with
ROW ID
Port
From
To
Non-Secure Region
1
0x4800_0000
0x480F_FFFF
Subsystem peripherals
2
0x4810_0000
0x4810_1FFF
Reserved
3
0x4810_2000
0x4810_2FFF
4KB
Ethos - U55 APB
31
APB0
4
0x4810_3000
0x4810_31FF
0.5KB
U55 timing adapter 0 APB
32
5
0x4810_3200
0x4810_33FF
0.5KB
U55 timing adapter 1 APB
33
6
0x4810_3400
0x491F_FFFF
Reserved
7
0x4920_0000
0x4920_0FFF
4KB
FPGA - SBCon I2C (Touch)
35
APB0
8
0x4920_1000
0x4920_1FFF
4KB
FPGA - SBCon I2C (Audio Conf)
36
9
0x4920_2000
0x4920_2FFF
4KB
FPGA - PL022 (SPI ADC)
37
10
0x4920_3000
0x4920_3FFF
4KB
FPGA - PL022 (SPI Shield0)
38
11
0x4920_4000
0x4920_4FFF
4KB
FPGA - PL022 (SPI Shield1)
39
12
0x4920_5000
0x4920_5FFF
4KB
SBCon (I2C - Shield0)
40
13
0x4920_6000
0x4920_6FFF
4KB
SBCon (I2C
–
Shield1)
41
14
0x4920_7000
0x4920_7FFF
4KB
USER APB
42
15
0x4920_8000
0x4920_8FFF
4KB
FPGA - SBCon I2C (DDR4 EEPROM)
43
16
0x4920_9000
0x492F_FFFF
Reserved
17
0x4930_0000
0x4930_0FFF
4KB
FPGA - SCC registers
45
APB1
18
0x4930_1000
0x4930_1FFF
4KB
FPGA - I2S (Audio)
46
19
0x4930_2000
0x4930_2FFF
4KB
FPGA - IO (System Ctrl + I/O)
47
20
0x4930_3000
0x4930_3FFF
4KB
UART0 - UART_F[0]
48
21
0x4930_4000
0x4930_4FFF
4KB
UART1 - UART_F[1]
49
22
0x4930_5000
0x4930_5FFF
4KB
UART2 - UART_F[2]
50
23
0x4930_6000
0x4930_6FFF
4KB
UART3 - UART Shield 0
51
24
0x4930_7000
0x4930_7FFF
4KB
UART4 - UART Shield 1
52
25
0x4930_8000
0x4930_8FFF
4KB
UART5 - UART_F[3]
53
26
0x4930_9000
0x4930_9FFF
4KB
Reserved
27
0x4930_A000
0x4930_AFFF
4KB
CLCD Config Reg
55
28
0x4930_B000
0x4930_BFFF
4KB
RTC
56
29
0x4930_C000
0x4FFF_FFFF
Reserved
Table 3-4: MSTEXPPIHL Non-secure Peripheral Map