Arm® Corstone™ SSE
-300 with Cortex®-
M55 and Ethos™
-U55 :
Example Subsystem for MPS3 - Application Note AN547
DAI 0547C
Issue C
3 Overview
Copyright
©
2020, 2021 Arm Limited (or its affiliates). All rights reserved.
Non-Confidential
Page 26 of 64
ROW
ID
Address
Size
Description
Alias with
ROW ID
Port
From
To
Secure Region
30
0x5800_0000
0x5810_1FFF
Subsystem peripherals
31
0x5810_2000
0x5810_2FFF
4KB
Ethos - U55 APB
3
APB0
32
0x5810_3000
0x5810_31FF
0.5KB
U55 timing adapter 0 APB
4
33
0x5810_3200
0x5810_33FF
0.5KB
U55 timing adapter 1 APB
5
34
0x5810_3400
0x591F_FFFF
Reserved
35
0x5920_0000
0x5920_0FFF
4KB
FPGA - SBCon I2C (Touch)
7
APB0
36
0x5920_1000
0x5920_1FFF
4KB
FPGA - SBCon I2C (Audio Conf)
8
37
0x5920_2000
0x5920_2FFF
4KB
FPGA - PL022 (SPI ADC)
9
38
0x5920_3000
0x5920_3FFF
4KB
FPGA - PL022 (SPI Shield0)
10
39
0x5920_4000
0x5920_4FFF
4KB
FPGA - PL022 (SPI Shield1)
11
40
0x5920_5000
0x5920_5FFF
4KB
SBCon (I2C - Shield0)
12
41
0x5920_6000
0x5920_6FFF
4KB
SBCon (I2C - Shield1)
13
42
0x5920_7000
0x5920_7FFF
4KB
USER APB
14
43
0x5920_8000
0x5920_8FFF
4KB
FPGA - SBCon I2C (DDR4 EEPROM)
15
44
0x5920_9000
0x592F_FFFF
Reserved
45
0x5930_0000
0x5930_0FFF
4KB
FPGA - SCC registers
17
APB1
46
0x5930_1000
0x5930_1FFF
4KB
FPGA - I2S (Audio)
18
47
0x5930_2000
0x5930_2FFF
4KB
FPGA - IO (System Ctrl + I/O)
19
48
0x5930_3000
0x5930_3FFF
4KB
UART0 - UART_F[0]
20
49
0x5930_4000
0x5930_4FFF
4KB
UART1 - UART_F[1]
21
50
0x5930_5000
0x5930_5FFF
4KB
UART2 - UART_F[2]
22
51
0x5930_6000
0x5930_6FFF
4KB
UART3 - UART Shield 0
23
52
0x5930_7000
0x5930_7FFF
4KB
UART4 - UART Shield 1
24
53
0x5930_8000
0x5930_8FFF
4KB
UART5 - UART_F[3]
25
54
0x5930_9000
0x5930_9FFF
4KB
Reserved
55
0x5930_A000
0x5930_AFFF
4KB
CLCD Config Reg
27
56
0x5930_B000
0x5930_BFFF
4KB
RTC
28
57
0x5930_C000
0x5FFF_FFFF
Reserved
Table 3-5: MSTEXPPIHL Secure Peripheral Map
Note
Reserved regions respond with RAZ/WI when accessed.