Arm® Corstone™ SSE
-300 with Cortex®-
M55 and Ethos™
-U55 :
Example Subsystem for MPS3 - Application Note AN547
DAI 0547C
Issue C
4 Programmers Model
Copyright
©
2020, 2021 Arm Limited (or its affiliates). All rights reserved.
Non-Confidential
Page 36 of 64
Address
Name
Information
Bits [25:20] Function value
Bits [19:12] Reserved
Bits [11:0] Device (value of 0/1/2 for supported clocks)
0x0AC
SYS_CFGSTAT
Bits [31:2]
Reserved
Bit [1]
Error
Bit [0]
Complete
0x0B0
–
0xFF4 RESERVED
-
0xFF8
SCC_AID
SCC AID register is read only
Bits [31:24] FPGA build number
Bits [23:20]
V2M-MPS3 target board revision (A = 0, B =
1, C = 2)
Bits [19:8] Reserved
Bits [7:0] Number of SCC configuration register
0xFFC
SCC_ID
SCC ID register is read only
Bits [31:24] Implementer ID: 0x41 = Arm
Bits [23:20] Reserved
Bits [19:16] IP Architecture: 0x5 =AXI
Bits [15:4]
Primary part number in Binary Coded
Decimal (BCD): Default value 0x547 =
AN547
Bits [3:0] Reserved
Table 4-6 : SCC Register memory map