Arm® Corstone™ SSE
-300 with Cortex®-
M55 and Ethos™
-U55 :
Example Subsystem for MPS3 - Application Note AN547
DAI 0547C
Issue C
6 FPGA Secure Privilege Control
Copyright
©
2020, 2021 Arm Limited (or its affiliates). All rights reserved.
Non-Confidential
Page 41 of 64
The following table lists the peripherals that are controlled by PERIPHERAL PPC EXP 2.
Each APB <n> interface is controlled by PERIPHNSPPCEXP2[n] and PERIPHPPPCEXP2[n].
APB PPC EXP 2 Interface Number <n>
Name
0
FPGA - SCC registers
1
FPGA - I2S (Audio)
2
FPGA - IO (System Ctrl + I/O)
3
UART0 - UART_F[0]
4
UART1 - UART_F[1]
5
UART2 - UART_F[2]
6
UART3 - UART Shield0
7
UART4 - UART Shield1
8
UART5 - UART_F[3]
9
Reserved
10
CLCD
11
RTC
15:12
Reserved
Table 6-5 : Peripherals Mapping of APB PPC EXP 2
The following table lists the peripherals that are controlled by MAIN PPC EXP 0.
Each APB <n> interface is controlled by MAINNSPPCEXP0[n] and MAINPPPCEXP0[n].
AHB PPC EXP 0 Interface Number <n>
Name
0
GPIO_0
1
GPIO_1
2
GPIO_2
3
GPIO_3
4
User AHB interface 0
5
User AHB interface 1
6
User AHB interface 2
7
User AHB interface 3
8
Ethernet and USB
15:9
Reserved
Table 6-6 : Peripherals Mapping of AHB PPC EXP 0