![Altera Stratix 10 GX FPGA Скачать руководство пользователя страница 45](http://html1.mh-extra.com/html/altera/stratix-10-gx-fpga/stratix-10-gx-fpga_user-manual_2910854045.webp)
Table 22.
Stratix 10 FPGA I
2
C Signals
Schematic Signal Name
Stratix 10 FPGA Pin
Number
I/O Standard
Description
LT_1.8V_SCL
BG22
1.8V
Stratix 10 FPGA I
2
C from
SDM IO pin (default)
LT_1.8V_SDA
BF22
1.8V
Stratix 10 FPGA I
2
C from
SDM IO pin (default)
LT_IO_SCL
V21
1.8V
Stratix 10 FPGA I
2
C from
GPIO pin
LT_IO_SDA
V22
1.8V
Stratix 10 FPGA I
2
C from
GPIO pin
Table 23.
Stratix 10 FPGA I
2
C Signals to USB-Blaster II
Schematic Signal Name
Stratix 10 FPGA Pin
Number
I/O Standard
Description
USB_SCL
AB12
3.0V
Dedicated I
2
C to USB Blaster
USB_SDA
AF17
3.0V
Dedicated I
2
C to USB Blaster
Table 24.
Stratix 10 FPGA I
2
C Signals to QSFP module
Schematic Signal Name
Stratix 10 FPGA Pin
Number
I/O Standard
Description
QSFP_SCL
BJ26
1.8V
Dedicated I
2
C to QSFP
module
QSFP_SDA
BH27
1.8V
Dedicated I
2
C to QSFP
module
Table 25.
Stratix 10 FPGA I
2
C Signals to FMC Connector
Schematic Signal
Name
Stratix 10 FPGA Pin
Number
FMC Connector Pin
Number
I/O Standard
Description
FMCA_SCL
BH21
C30
1.8V
Dedicated I
2
C to FMC
Connector
FMCA_SDA
BH20
C31
1.8V
Dedicated I
2
C to FMC
Connector
4.6.7. DisplayPort
The Intel Stratix 10 GX FPGA development board includes a Mini-DisplayPort
connector.
Table 26.
Mini-DisplayPort Schematic Signal Names and Functions
Board Reference
Schematic Signal
Name
FPGA Pin Number
I/O Standard
Description
J12.4
DP_3p3V_CONFIG1
AN26
1.8V
–
J12.6
DP_3p3V_CONFIG2
AP26
1.8V
–
J12.2
DP_3p3V_HOT_PLUG
AU27
1.8V
Hot plug detect
J12.18
DP_AUX_CN
AN25
LVDS
Auxiliary channel
(negative)
continued...
4. Board Components
UG-20046 | 2018.07.20
Intel
®
Stratix
®
10 GX FPGA Development Kit User Guide
45