3. Set DIP switch bank (SW6) to match the following table.
Table 5.
SW6 JTAG Bypass DIP Switch Default Settings (Board Bottom)
Switch
Board Label
Function
Default Position
1
Intel Stratix 10
OFF to enable the Intel
Stratix 10 in the JTAG chain.
ON to bypass the Intel
Stratix 10 in the JTAG chain.
OFF
2
MAX V
OFF to enable the MAX V in
the JTAG chain.
ON to bypass the MAX V in
the JTAG chain.
OFF
3
FMC
OFF to enable the FMC
Connector in the JTAG chain.
ON to bypass the FMC
connector in the JTAG chain.
ON
4. SW1 DIP Switch Default Settings (Board TOP)
Table 6.
SW1 DIP Switch Default Settings (Board TOP)
Switch
Board Label
Function
1
MSEL2
MSEL2, MSEL1 = [0,0] QSPI AS Fast
Mode
MSEL2, MSEL1 = [0,1] QSPI AS
Normal Mode
MSEL2, MSEL1 = [1,0] AVST x16 Mode
(Default)
MSEL2, MSEL1 = [1,1] JTAG Only Mode
2
MSEL1
5. Set DIP switch bank (SW6) to match the following table.
Table 7.
SW3 DIP Switch Default Settings (Board Bottom)
Switch
Board Label
Function
Default Position
1
CLK0_OEn
ON to enable the Si5341A
clock device
OFF to disable the Si5341A
clock device
ON
2
CLK0_RSTn
ON to hold the Si5341A
clock device in reset
OFF to allow the Si5341A
clock device to function
normally
OFF
3
FACTORY_LOAD
ON to load factory image
from flash
OFF to load user hardware1
from flash
ON
Table 8.
SW4 DIP Switch Default Settings (Board Bottom)
Switch
Board Label
Function
Default Position
1
RZQ_B2M
ON for setting RZQ resistor
of Bank 2M to 99.17 Ohm
OFF
continued...
3. Development Board Setup
UG-20046 | 2018.07.20
Intel
®
Stratix
®
10 GX FPGA Development Kit User Guide
11