Figure 4-13: IP Core Generated Files
Notes:
1. If supported and enabled for your IP variation
2. If functional simulation models are generated
3. Ignore this directory
<Project Directory>
<
your_ip>
.v
or
.vhd
- Top-level IP synthesis file
<your_ip>
_inst.v
or
.vhd
- Sample instantiation template
<your_ip>
.bsf
- Block symbol schematic file
<your_ip>
.vo
or
.vho
- IP functional simulation model 2
<your_ip>
_syn.v
or
.vhd
- Timing & resource estimation netlist1
<your_ip>
_bb.v
- Verilog HDL black box EDA synthesis file
<your_ip>
.qip
- Quartus II IP integration file
greybox_tmp
3
<your_ip>
.cmp
- VHDL component declaration file
Obtaining the Resource Utilization Report
For details about the resource usage and performance of the ALTPLL_RECONFIG IP core, refer to the
compilation reports in the Quartus II software.
To view the compilation reports for the ALTPLL_RECONFIG IP core in the Quartus II software, follow
these steps:
1. On the Processing menu, click Start Compilation to run a full compilation.
2. After compiling the design, on the Processing menu, click Compilation Report.
3. In the Table of Contents browser, expand the Fitter folder by clicking the “+” icon.
4. Under Fitter, expand Resource section, and select Resource Usage Summary to view the resource
usage information.
5. Under Fitter, expand Resource section, and select Resource Utilization by Entity to view the
resource utilization information.
Internal Oscillator IP Core
The Internal Oscillator IP core specifies the internal oscillator frequencies for the devices.
UG-M10CLKPLL
2015.06.12
Obtaining the Resource Utilization Report
4-21
MAX 10 Clocking and PLL Implementation Guides
Altera Corporation
Send Feedback