Using the System
32
Figure 3.15 USB Host and Device Circuit by ISP1362
Signal Name
FPGA Pin No.
Description
OTG_ADDR[0]
PIN_K7
ISP1362 Address[0]
OTG_ADDR[1]
PIN_F2
ISP1362 Address[1]
OTG_DATA[0]
PIN_F4
ISP1362 Data[0]
OTG_DATA[1]
PIN_D2
ISP1362 Data[1]
OTG_DATA[2]
PIN_D1
ISP1362 Data[2]
OTG_DATA[3]
PIN_F7
ISP1362 Data[3]
OTG_DATA[4]
PIN_J5
ISP1362 Data[4]
OTG_DATA[5]
PIN_J8
ISP1362 Data[5]
OTG_DATA[6]
PIN_J7
ISP1362 Data[6]
OTG_DATA[7]
PIN_H6
ISP1362 Data[7]
OTG_DATA[8]
PIN_E2
ISP1362 Data[8]
OTG_DATA[9]
PIN_E1
ISP1362 Data[9]
OTG_DATA[10]
PIN_K6
ISP1362 Data[10]
OTG_DATA[11]
PIN_K5
ISP1362 Data[11]
OTG_DATA[12]
PIN_G4
ISP1362 Data[12]
OTG_DATA[13]
PIN_G3
ISP1362 Data[13]
OTG_DATA[14]
PIN_J6
ISP1362 Data[14]
OTG_DATA[15]
PIN_K8
ISP1362 Data[15]
OTG_CS_N
PIN_F1
ISP1362 Chip Select
Содержание DE2 Board
Страница 59: ...Lab 3 USB Paint Brush 56 Figure 7 2 The Lab Setup for USB Paint Brush Application...
Страница 67: ...Lab 6 Ethernet Packet Sending Receiving 64 Figure 10 2 The Lab Setup for Ethernet Lab...
Страница 84: ...Lab 8 SD Card Music Player 81 Figure 12 2 The Lab Setup for SD Card Music Player Lab...