ADM-SDEV-BASE/XCKU060 User Manual
V1.0 - 27th November 2018
Group
FPGA
Bank
Name
Function
FMC3_HB_0
48
FMC3_HB(16:7)
10 diff. Pairs / 20 single-ended
FMC3_HB(21:18)
4 diff. Pairs / 8 single-ended
FMC3_HB_CC (0)
Regional Clock / GPIO pair / 2 single-ended
FMC3_HB_CC (6)
Regional Clock / GPIO pair / 2 single-ended
FMC3_HB_CC (17)
Regional Clock / GPIO pair / 2 single-ended
Table 16 : FMC+ Groups (J3)
Page 19
Functional Description
ad-ug-1360_v1_0.pdf