ADM-PCIE-9V5 User Manual
Pin
Number
Signal Name
Pin Name
Bank Voltage
K7
QSFP_1_TX5_P
MGTYTXP1_232
MGT
J4
QSFP_1_TX6_N
MGTYTXN2_232
MGT
J5
QSFP_1_TX6_P
MGTYTXP2_232
MGT
H6
QSFP_1_TX7_N
MGTYTXN3_232
MGT
H7
QSFP_1_TX7_P
MGTYTXP3_232
MGT
J20
QSFP_2_INT_1V8_L
IO_T1U_N12_72
1.8 (LVCMOS18)
J22
QSFP_2_LPMODE_1V8
IO_L12N_T1U_N11_GC_72
1.8 (LVCMOS18)
M23
QSFP_2_MODPRS_L
IO_L2N_T0L_N3_72
1.8 (LVCMOS18)
K22
QSFP_2_RST_1V8_L
IO_L12P_T1U_N10_GC_72
1.8 (LVCMOS18)
W46
QSFP_2_RX0_N
MGTYRXN0_126
MGT
W45
QSFP_2_RX0_P
MGTYRXP0_126
MGT
U46
QSFP_2_RX1_N
MGTYRXN1_126
MGT
U45
QSFP_2_RX1_P
MGTYRXP1_126
MGT
R46
QSFP_2_RX2_N
MGTYRXN2_126
MGT
R45
QSFP_2_RX2_P
MGTYRXP2_126
MGT
N46
QSFP_2_RX3_N
MGTYRXN3_126
MGT
N45
QSFP_2_RX3_P
MGTYRXP3_126
MGT
L46
QSFP_2_RX4_N
MGTYRXN0_127
MGT
L45
QSFP_2_RX4_P
MGTYRXP0_127
MGT
J46
QSFP_2_RX5_N
MGTYRXN1_127
MGT
J45
QSFP_2_RX5_P
MGTYRXP1_127
MGT
G46
QSFP_2_RX6_N
MGTYRXN2_127
MGT
G45
QSFP_2_RX6_P
MGTYRXP2_127
MGT
E46
QSFP_2_RX7_N
MGTYRXN3_127
MGT
E45
QSFP_2_RX7_P
MGTYRXP3_127
MGT
K21
QSFP_2_SCL_1V8
IO_L11P_T1U_N8_GC_72
1.8 (LVCMOS18)
J21
QSFP_2_SDA_1V8
IO_L11N_T1U_N9_GC_72
1.8 (LVCMOS18)
T43
QSFP_2_TX0_N
MGTYTXN0_126
MGT
T42
QSFP_2_TX0_P
MGTYTXP0_126
MGT
P43
QSFP_2_TX1_N
MGTYTXN1_126
MGT
P42
QSFP_2_TX1_P
MGTYTXP1_126
MGT
M43
QSFP_2_TX2_N
MGTYTXN2_126
MGT
M42
QSFP_2_TX2_P
MGTYTXP2_126
MGT
K43
QSFP_2_TX3_N
MGTYTXN3_126
MGT
K42
QSFP_2_TX3_P
MGTYTXP3_126
MGT
Table 7 : Complete Pinout Table (continued on next page)
Page 29
Complete Pinout Table
ad-ug-1385_v1_0.pdf