
ZYNQ Ultr FPGA Board AXU7EV User Manual
51 / 68
Amazon Store: https://www.amazon.com/alinx
PHY1_TXD0
PHY1_TXD0
J32
Ethernet 1 Transmit data bit0
PHY1_TXD1
PHY1_TXD1
J34
Ethernet 1 Transmit data bit1
PHY1_TXD2
PHY1_TXD2
K28
Ethernet 1 Transmit data bit2
PHY1_TXD3
PHY1_TXD3
K29
Ethernet 1 Transmit data bit3
PHY1_TXCTL
PHY1_TXCTL
K30
Ethernet 1 Transmit Enable Signal
PHY1_RXCK
PHY1_RXCK
K31
Ethernet 1 RGMII Receive Clock
PHY1_RXD0
PHY1_RXD0
K32
Ethernet 1 Receive Data Bit0
PHY1_RXD1
PHY1_RXD1
K33
Ethernet 1 Receive Data Bit1
PHY1_RXD2
PHY1_RXD2
K34
Ethernet 1 Receive Data Bit2
PHY1_RXD3
PHY1_RXD3
L29
Ethernet 1 Receive Data Bit3
PHY1_RXCTL
PHY1_RXCTL
L30
Ethernet 1 Receive Enable Signal
PHY1_MDC
PHY1_MDC
L33
Ethernet 1 MDIO Clock Management
PHY1_MDIO
PHY1_MDIO
L34
Ethernet 1 MDIO Management Data
PL Gigabit Ethernet pin assignment is as follows
Signal Name
Pin Name
Pin Number
Description
PHY2_TXCK
B65_L14_P
AG21
Ethernet 2 RGMII Transmit Clock
PHY2_TXD0
B65_L19_P
AE18
Ethernet 2 Transmit data bit0
PHY2_TXD1
B65_L19_N
AE19
Ethernet 2 Transmit data bit1
PHY2_TXD2
B65_L10_P
AK22
Ethernet 2 Transmit data bit2
PHY2_TXD3
B65_L14_N
AH21
Ethernet 2 Transmit data bit3
PHY2_TXCTL
B65_L10_N
AK23
Ethernet 2 Transmit Enable Signal
PHY2_RXCK
B65_L13_P
AH22
Ethernet 2 RGMII Receive Clock
PHY2_RXD0
B65_L12_N
AJ22
Ethernet 2 Receive Data Bit0
PHY2_RXD1
B65_L12_P
AJ21
Ethernet 2 Receive Data Bit1
PHY2_RXD2
B65_L5_N
AP23
Ethernet 2 Receive Data Bit2
PHY2_RXD3
B65_L5_P
AN22
Ethernet 2 Receive Data Bit3
PHY2_RXCTL
B65_L8_P
AL22
Ethernet 2 Receive Data Enable
Signal
PHY2_MDC
B65_L8_N
AL23
Ethernet 2 MDIO Clock Management
PHY2_MDIO
B65_L24_P
AA19
Ethernet 2 MDIO Management Data
PHY2_RESET
B65_L13_N
AH23
Ethernet 2 Reset Signal