
ZYNQ Ultr FPGA Board AXU7EV User Manual
43 / 68
Amazon Store: https://www.amazon.com/alinx
505_PCIE_REFCLK_N
505_CLK0_N
T28
PCIE Reference Clock Negative
505_PCIE_REFCLK_P
505_CLK0_P
T27
PCIE Reference Clock Positive
PCIE_RSTN_MIO37
PS_MIO37
C33
PCIE Reset Signal
Part 3.4: DP Interface
The AXU7EV FPGA development board has a standard DisplayPort output
display interface for video image display. The interface supports VESA
DisplayPort V1.2a output standard, up to 4K x 2K@30Fps output, supports
Y-only, YCbCr444, YCbCr422, YCbCr420 and RGB video formats, each color
supports 6, 8, 10, or 12 bits.
The DisplayPort data transmission channel is directly driven and output by
the BANK505 PS MGT of ZU7EV, and the LANE2 and LANE3 TX signals of
MGT are connected to the DP connector in a differential signal mode. The
DisplayPort auxiliary channel is connected to the MIO pin of the PS. The
schematic diagram of the DP output interface design is shown in Figure 3-4-1:
Figure 3-4-1: DP interface design Schematic