
ZYNQ Ultr FPGA Board AXU7EV User Manual
42 / 68
Amazon Store: https://www.amazon.com/alinx
Part 3.3: M.2 Interface
The AXU7EV FPGA development board is equipped with a PCIE x1
standard M.2 interface for connecting M.2 SSD solid state drives, with a
communication speed of up to 6Gbps. The M.2 interface uses the M key slot,
which only supports PCI-E, not SATA. When users choose SSD solid state
drives, they need to choose PCIE type SSD solid state drives.
The PCIE signal is directly connected to the BANK505 PS MGT
transceiver of ZU7EV, and the TX signal and RX signal of one channel are
connected to the LANE1 of MGT in a differential signal mode. The PCIE clock
is provided by the Si5332 chip, the frequency is 100Mhz, and the schematic
diagram of the M.2 circuit design is shown in Figure 3-2-1:
Figure 3-3-1: M.2 Interface Schematic
The pin assignment of M.2 interface ZYNQ is as follows:
Signal Name
Pin Name
Pin Number
Description
PCIE_TX_N
505_TX0_N
U30
PCIE Data Transmit Positive
PCIE_TX_P
505_TX0_P
U29
PCIE Data Transmit Negative
PCIE_RX_N
505_RX0_N
U34
PCIE Data Receive Positive
PCIE_RX_P
505_RX0_P
U33
PCIE Data Receive Negative