
ZYNQ Ultr FPGA Board AXU7EV User Manual
15 / 68
Amazon Store: https://www.amazon.com/alinx
of 4GB. The maximum operating speed of the DDR4 SDRAM on the PS side
can reach 1200MHz (data rate 2400Mbps), and the 4 DDR4 storage systems
are directly connected to the memory interface of the PS BANK504. The
highest operating speed of the DDR4 SDRAM on the PL side can reach
1200MHz (data rate 2400Mbps), and four piece of DDR4 is connected to the
BANK66,67,68 interface of the FPGA. The specific configuration of DDR4
SDRAM is shown in Table 2-3-1 below:
Position
Bit Number
Chip Model
Capacity
Factory
PS
U4,U5,U6,U7
512M x 16bit
Micron
PL
U17,U19,U45,U46
512M x 16bit
Micron
Table 2-3-1: DDR4 SDRAM Configuration
The hardware design of DDR4 requires strict consideration of signal
integrity. We have fully considered the matching resistor/terminal resistance,
trace impedance control, and trace length control in circuit design and PCB
design to ensure high-speed and stable operation of DDR4.
The hardware connection of DDR4 SDRAM on the PS Side is shown in
Figure 2-3-1:
Figure 2-3-1: DDR3 DRAM schematic diagram