DNA/DNR-IRIG-650 IRIG Timing Layer
Chapter 1
5
Introduction
Tel: 508-921-4600
www.ueidaq.com
Vers:
4.6
Date: March 2019
DNx-IRIG-650 Chap1x.fm
© Copyright 2019
United Electronic Industries, Inc.
1.4
Indicators
Indicators of the layers are labelled in the pictures below:
1.5
Simplified
Block
Diagram
The figure below shows a simplified block diagram of the layer’s architecture:
Figure 1-1. Simplified Block Diagram of the IRIG-650
DB-62 (female)
62-pin I/O connector
RDY LED
STS LED
DNA bus
connector
DB-62 (female)
62-pin I/O connector
RDY LED
STS LED
DNR bus
connector
32-bit 66-MH
z I
n
te
rnal bus
On-Board
FPGA
20 MHz High
Precision VETCXO
Digital Calibration
D/A
Programmable
PLL
Input
Buffers
Output
Drivers
AM Input
Circuitry
DC/AC
AM Output
Circuitry
GPS
Interface
AM Output
Isolation
Logic Level Outputs
Logic Level Inputs
RF Inputs
"DUJWF
Antenna
50 ppb initial accuracy