DNA/DNR-IRIG-650 IRIG Timing Layer
Chapter 1
6
Introduction
Tel: 508-921-4600
www.ueidaq.com
Vers:
4.6
Date: March 2019
DNx-IRIG-650 Chap1x.fm
© Copyright 2019
United Electronic Industries, Inc.
1.6
Functional
Description
The following is a functional block diagram of The DNx-IRIG-650 IRIG Timing
Generation and Synchronization Board.
Figure 1-2. Functional Diagram of DNx-IRIG-650 board
PLL
100 MHz
PLL
DNA Bus SYNC lines
16-bit ADC
AM2NRZ
NRZ2TIME
MII2NRZ
Time Decoder
UART
GPS Receiver
CLI Logic
RFIn0
RFIn1
In0
In1
In2
In3
In4
GPSIn
Out0
Out1
Out2
Out3
Output
MUX
Time Assembler
Carrier Generator
14-bit DAC
AMOut
1 PPS: source
Event detector/recorder
Input CL FIFO
Aux D/A --
clock fine tuning
precise
clock
source
20 MHz
Event Generator
Time Keeper
AMIn
Inputs
Out
put
s
66 MHz
timestamp&event
±50ppb
detector
decoder
with FIFO
and pattern
detection
maintains the present
time even in absence
of sync pulses
initial
accuracy