TMP92CZ26A
92CZ26A-279
TMRA67 Mode Register
7 6 5 4 3 2 1 0
Bit symbol
TA67M1
TA67M0
PWM61
PWM60
TA7CLK1
TA7CLK0
TA6CLK1 TA6CLK0
Read/Write R/W
After
reset
0 0 0 0 0 0 0 0
Function Operation
mode
00: 8-bit timer mode
01: 16-bit timer mode
10: 8-bit PPG mode
11: 8-bit PWM mode
PWM cycle
00: Reserved
01: 2
6
10: 2
7
11: 2
8
TMRA7 clock for TMRA7
00: TA6TRG
01:
φ
T1
10:
φ
T16
11:
φ
T256
TMRA6 clock for TMRA6
00: low-frequency clock
01:
φ
T1
10:
φ
T4
11:
φ
T16
00 low-frequency
clock(fs)
01
φ
T1
10
φ
T4
<TA6CLK1:0>
11
φ
T16
TA67MOD<TA67M1:0>
≠
01
TA67MOD<TA67M1:0>
=
01
00 Comparator
output
from TMRA6
01
φ
T1
10
φ
T16
<TA7CLK1:0>
11
φ
T256
Overflow output from TMRA6
(16-bit timer mode)
00 Reserved
01 2
6
×
Clock source
10 2
7
×
Clock source
<PWM61:60>
11 2
8
×
Clock source
00 8
timer
×
2ch
01 16-bit
timer
10 8-bit
PPG
<TA67MA1:0>
11
8-bit PWM (TMRA6),
8-bit timer (TMRA7)
Figure 3.12.11 Register for TMRA (7)
TA67MOD
(111CH)
PWM cycle selection
TMRA1 input clock
TMRA67 operation mode selection
TMRA6 input clock