4.4
EDMA3 Transfer Controller Control Registers
EDMA3 Transfer Controller Control Registers
www.ti.com
lists the memory-mapped registers for the EDMA3 transfer controller (EDMA3TC). See the
device-specific data manual for the memory address of these registers. All other register offset addresses
not listed in
should be considered as reserved locations and the register contents should not
be modified.
Table 4-68. EDMA3 Transfer Controller Registers
Offset
Acronym
Register Description
Section
00h
PID
Peripheral Identification Register
04h
TCCFG
EDMA3TC Configuration Register
0100h
TCSTAT
EDMA3TC Channel Status Register
0120h
ERRSTAT
Error Status Register
0124h
ERREN
Error Enable Register
0128h
ERRCLR
Error Clear Register
012Ch
ERRDET
Error Details Register
0130h
ERRCMD
Error Interrupt Command Register
0140h
RDRATE
Read Rate Register
0240h
SAOPT
Source Active Options Register
0244h
SASRC
Source Active Source Address Register
0248h
SACNT
Source Active Count Register
024Ch
SADST
Source Active Destination Address Register
0250h
SABIDX
Source Active Source B-Index Register
0254h
SAMPPRXY
Source Active Memory Protection Proxy Register
0258h
SACNTRLD
Source Active Count Reload Register
025Ch
SASRCBREF
Source Active Source Address B-Reference Register
0260h
SADSTBREF
Source Active Destination Address B-Reference Register
0280h
DFCNTRLD
Destination FIFO Set Count Reload
0284h
DFSRCBREF
Destination FIFO Set Destination Address B Reference Register
0288h
DFDSTBREF
Destination FIFO Set Destination Address B Reference Register
0300h
DFOPT0
Destination FIFO Options Register 0
0304h
DFSRC0
Destination FIFO Source Address Register 0
0308h
DFCNT0
Destination FIFO Count Register 0
030Ch
DFDST0
Destination FIFO Destination Address Register 0
0310h
DFBIDX0
Destination FIFO BIDX Register 0
0314h
DFMPPRXY0
Destination FIFO Memory Protection Proxy Register 0
0340h
DFOPT1
Destination FIFO Options Register 1
0344h
DFSRC1
Destination FIFO Source Address Register 1
0348h
DFCNT1
Destination FIFO Count Register 1
034Ch
DFDST1
Destination FIFO Destination Address Register 1
0350h
DFBIDX1
Destination FIFO BIDX Register 1
0354h
DFMPPRXY1
Destination FIFO Memory Protection Proxy Register 1
0380h
DFOPT2
Destination FIFO Options Register 2
0384h
DFSRC2
Destination FIFO Source Address Register 2
0388h
DFCNT2
Destination FIFO Count Register 2
038Ch
DFDST2
Destination FIFO Destination Address Register 2
0390h
DFBIDX2
Destination FIFO BIDX Register 2
0394h
DFMPPRXY2
Destination FIFO Memory Protection Proxy Register 2
03C0h
DFOPT3
Destination FIFO Options Register 3
03C4h
DFSRC3
Destination FIFO Source Address Register 3
140
Registers
SPRUG34 – November 2008
Summary of Contents for TMS320DM357
Page 2: ...2 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 12: ...List of Tables 12 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 16: ...Read This First 16 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 64: ...EDMA3 Architecture 64 SPRUG34 November 2008 Submit Documentation Feedback ...