4.4.4.4
Error Details Register (ERRDET)
www.ti.com
EDMA3 Transfer Controller Control Registers
The error details register (ERRDET) is shown in
and described in
Figure 4-72. Error Details Register (ERRDET)
31
18
17
16
Reserved
TCCHEN
TCINTEN
R-0
R-0
R-0
15
14
13
8
7
4
3
0
Reserved
TCC
Reserved
STAT
R-0
R-0
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 4-75. Error Details Register (ERRDET) Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
0
Reserved
17
TCCHEN
0-1
Transfer completion chaining enable. Contains the TCCHEN value in the channel options parameter
(OPT) programmed by the channel controller for the read or write transaction that resulted in an error.
16
TCINTEN
0-1
Transfer completion interrupt enable. Contains the TCINTEN value in the channel options parameter
(OPT) programmed by the channel controller for the read or write transaction that resulted in an error.
15-14
Reserved
0
Reserved
13 - 8
TCC
0-3Fh
Transfer complete code. Contains the TCC value in the channel options parameter (OPT) programmed
by the channel controller for the read or write transaction that resulted in an error.
7-4
Reserved
0
Reserved
3-0
STAT
0-Fh
Transaction status. Stores the nonzero status/error code that was detected on the read status or write
status bus. If read status and write status are returned on the same cycle, then the EDMA3TC chooses
nonzero version. If both are nonzero, then the write status is treated as higher priority.
0
No error
1h-7h
Read error
8h-Fh
Write error
SPRUG34 – November 2008
Registers
147
Summary of Contents for TMS320DM357
Page 2: ...2 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 12: ...List of Tables 12 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 16: ...Read This First 16 SPRUG34 November 2008 Submit Documentation Feedback ...
Page 64: ...EDMA3 Architecture 64 SPRUG34 November 2008 Submit Documentation Feedback ...