
Public Version
www.ti.com
McBSP Register Manual
Table 21-46. MCBSPLP_DXR_REG
Address Offset
0x0000 0008
Physical Address
0x4807 4008
Instance
McBSP1
0x4809 6008
McBSP5
0x4902 2008
McBSP2
0x4902 4008
McBSP3
0x4902 6008
McBSP4
Description
McBSPLP data transmit register
Type
W
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
DXR
Bits
Field Name
Description
Type
Reset
31:0
DXR
Data transmit register
W
0x00000000
Table 21-47. Register Call Summary for Register MCBSPLP_DXR_REG
McBSP Functional Description
•
Data Transfer Process for 8- / 12- / 16- / 20- / 24- / 32-bits Long Words
•
:
•
:
•
:
•
Transmit Multichannel Selection Modes
McBSP Basic Programming Model
•
McBSP Initialization Procedure
•
:
McBSP Register Manual
•
McBSP Register Mapping Summary
:
Table 21-48. MCBSPLP_SPCR2_REG
Address Offset
0x0000 0010
Physical Address
0x4807 4010
Instance
McBSP1
0x4809 6010
McBSP5
0x4902 2010
McBSP2
0x4902 4010
McBSP3
0x4902 6010
McBSP4
Description
McBSPLP serial port control register 2
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
XINTM
FRST
FREE
SOFT
XRST
GRST
XRDY
XEMPTY
XSYNCERR
3161
SWPU177N – December 2009 – Revised November 2010
Multi-Channel Buffered Serial Port
Copyright © 2009–2010, Texas Instruments Incorporated