Public Version
SDMA Register Manual
www.ti.com
Table 11-41. Register Call Summary for Register DMA4_CICRi
SDMA Integration
•
:
SDMA Functional Description
•
:
•
:
•
:
•
Linked-List Control and Monitoring
SDMA Basic Programming Model
•
SDMA Register Manual
•
:
Table 11-42. DMA4_CSRi
Address Offset
0x0000 008C + (i* 0x60)
Index
i = 0 to 31
Physical Address
0x4805 608C + (i* 0x60)
Instance
SDMA
Description
Channel Status Register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
PKT
LAST
HALF
SYNC
DROP
BLOCK
FRAME
RESERVED
RESERVED
RESERVED
DRAIN_END
TRANS_ERR
SUPER_BLOCK
SUPERVISOR_ERR
MISALIGNED_ADRS_ERR
Bits
Field Name
Description
Type
Reset
31:15
RESERVED
Reserved. Write 0s for future compatibility. Read returns
RW
0x0000
0.
14
SUPER_BLOCK
End of super block event
RW
0x0
Read 0x0: The current Super block transfer has not been
finished
Write 0x0: Status bit unchanged
Read 0x1: The current Super block has been transferred
Write 0x1: Status bit is reset
13
RESERVED
Reserved
RW
0x0
12
DRAIN_END
End of channel draining
RW
0x0
Read 0x0: Status bit unchanged
Write 0x0: No drain end in the current transfer
Read 0x1: The current channel draining is completed
Write 0x1: Status bit is reset
11
MISALIGNED_
Misaligned address error event
RW
0x0
ADRS_ERR
Read 0x0: No address error
Write 0x0: Status bit unchanged
Read 0x1: An address error has been occurred
Write 0x1: Status bit is reset
2390
SDMA
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated