Public Version
Display Subsystem Register Manual
www.ti.com
Table 7-217. Register Call Summary for Register DISPC_VIDn_FIR_COEF_Hi
Display Subsystem Basic Programming Model
•
Display Controller Basic Programming Model
:
•
:
•
Video Up-/Down-Sampling Configuration
:
Display Subsystem Use Cases and Tips
•
:
•
:
Display Subsystem Register Manual
•
Display Controller VID1 Register Mapping Summary
•
Display Controller VID2 Register Mapping Summary
Table 7-218. DISPC_VIDn_FIR_COEF_HVi
Address Offset
0x0F4+ ((–1)* 0x90) + (i* 0x08)
Index
n = 1 for VID1 or 2 for VID2
i = 0 to 7
Physical address
0x4805 04F4+ ((–1)* 0x90) + (i* 0x08)
Instance
DISC
Description
The bank of registers configure the down/up-/down-scaling coefficients for the vertical and horizontal resize of the
video picture associated with video window #n for the phases from 0 to 7.
Shadow register, updated on VFP start period or EVSYNC.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
VIDFIRVC2
VIDFIRVC1
VIDFIRVC0
VIDFIRHC4
Bits
Field Name
Description
Type
Reset
31:24
VIDFIRVC2
Signed coefficient C2 for the vertical up-/down-scaling with the phase n
RW
0x00
23:16
VIDFIRVC1
Unsigned coefficient C1 for the vertical up-/down-scaling with the phase n
RW
0x00
15:8
VIDFIRVC0
Signed coefficient C0 for the vertical up-/down-scaling with the phase n
RW
0x00
7:0
VIDFIRHC4
Signed coefficient C4 for the horizontal up-/down-scaling with the phase n
RW
0x00
Table 7-219. Register Call Summary for Register DISPC_VIDn_FIR_COEF_HVi
Display Subsystem Basic Programming Model
•
Display Controller Basic Programming Model
:
•
:
•
Video Up-/Down-Sampling Configuration
:
Display Subsystem Use Cases and Tips
•
:
[8] [9] [10] [11] [12] [13] [14] [15]
•
:
Display Subsystem Register Manual
•
Display Controller VID1 Register Mapping Summary
•
Display Controller VID2 Register Mapping Summary
1860
Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated