ADC10 Registers
18-30
ADC10
ADC10DTC0, Data Transfer Control Register 0
7
6
5
4
3
2
1
0
Reserved
ADC10TB
ADC10CT
ADC10B1
ADC10
FETCH
r0
r0
r0
r0
rw−(0)
rw−(0)
rw−(0)
rw−(0)
Reserved
Bits
7-4
Reserved. Always read as 0.
ADC10TB
Bit 3
ADC10 two-block mode.
0
One-block transfer mode
1
Two-block transfer mode
ADC10CT
Bit 2
ADC10 continuous transfer.
0
Data transfer stops when one block (one-block mode) or two blocks
(two-block mode) have completed.
1
Data is transferred continuously. DTC operation is stopped only if
ADC10CT cleared, or ADC10SA is written to.
ADC10B1
Bit 1
ADC10 block one. This bit indicates for two-block mode which block is filled
with ADC10 conversion results. ADC10B1 is valid only after ADC10IFG has
been set the first time during DTC operation. ADC10TB must also be set
0
Block 2 is filled
1
Block 1 is filled
ADC10
FETCH
Bit 0
This bit should normally be reset.
Summary of Contents for MSP430x1xx
Page 1: ... 2005 Mixed Signal Products User s Guide SLAU049E ...
Page 6: ...vi ...
Page 18: ...1 6 Introduction ...
Page 36: ...2 18 System Resets Interrupts and Operating Modes ...
Page 112: ...3 76 ...
Page 130: ...4 18 Basic Clock Module ...
Page 152: ...5 22 Flash Memory Controller ...
Page 160: ...6 8 Supply Voltage Supervisor ...
Page 168: ...7 8 Hardware Multiplier ...
Page 192: ...8 24 ...
Page 200: ...9 8 Digital I O ...
Page 234: ...11 24 Timer_A ...
Page 260: ...12 26 Timer_B ...
Page 291: ...13 31 USART Peripheral Interface UART Mode ...
Page 314: ...14 23 USART Peripheral Interface SPI Mode ...
Page 346: ...15 32 USART Peripheral Interface I2C Mode ...
Page 358: ...16 12 Comparator_A ...
Page 386: ...17 28 ADC12 ...
Page 418: ...18 32 ADC10 ...
Page 432: ...19 14 DAC12 ...