8-22
DMA
SRCBYTE
Bit 6
DMA source byte. This bit selects the source as a byte or word.
0
Word
1
Byte
DMA
LEVEL
Bit 5
DMA level. This bit selects between edge-sensitive and level-sensitive
triggers.
0
Edge sensitive (rising edge)
1
Level sensitive (high level)
DMAEN
Bit 4
DMA enable
0
Disabled
1
Enabled
DMAIFG
Bit 3
DMA interrupt flag
0
No interrupt pending
1
Interrupt pending
DMAIE
Bit 2
DMA interrupt enable
0
Disabled
1
Enabled
DMA
ABORT
Bit 1
DMA Abort. This bit indicates if a DMA transfer was interrupt by an NMI.
0
DMA transfer not interrupted
1
DMA transfer was interrupted by NMI
DMAREQ
Bit
0
DMA request. Software-controlled DMA start. DMAREQ is reset
automatically.
0
No DMA start
1
Start DMA
DMAxSA, DMA Source Address Register
15
14
13
12
11
10
9
8
DMAxSAx
rw
rw
rw
rw
rw
rw
rw
rw
7
6
5
4
3
2
1
0
DMAxSAx
rw
rw
rw
rw
rw
rw
rw
rw
DMAxSAx
Bits
15−0
DMA source address. The source address register points to the DMA source
address for single transfers or the first source address for block transfers. The
source address register remains unchanged during block and burst-block
transfers.
Summary of Contents for MSP430x1xx
Page 1: ... 2005 Mixed Signal Products User s Guide SLAU049E ...
Page 6: ...vi ...
Page 18: ...1 6 Introduction ...
Page 36: ...2 18 System Resets Interrupts and Operating Modes ...
Page 112: ...3 76 ...
Page 130: ...4 18 Basic Clock Module ...
Page 152: ...5 22 Flash Memory Controller ...
Page 160: ...6 8 Supply Voltage Supervisor ...
Page 168: ...7 8 Hardware Multiplier ...
Page 192: ...8 24 ...
Page 200: ...9 8 Digital I O ...
Page 234: ...11 24 Timer_A ...
Page 260: ...12 26 Timer_B ...
Page 291: ...13 31 USART Peripheral Interface UART Mode ...
Page 314: ...14 23 USART Peripheral Interface SPI Mode ...
Page 346: ...15 32 USART Peripheral Interface I2C Mode ...
Page 358: ...16 12 Comparator_A ...
Page 386: ...17 28 ADC12 ...
Page 418: ...18 32 ADC10 ...
Page 432: ...19 14 DAC12 ...