
SDCLKout1
SC
K
SD
IO
C
S*
NC
NC
NC
Vcc1_VCO
LDObyp1
LDObyp2
St
a
tu
s_
L
D
1
Vcc9_CP2
Vcc7_OSCout
Vc
c
1
2
_
C
G
0
CPout2
Vcc10_PLL2
D
C
L
Ko
u
t4
*
D
C
L
Ko
u
t4
OSCin
OSCin*
C
Po
u
t1
Vcc8_OSCin
CLKin0
CLKin0*
SDCLKout3*
SDCLKout3
Vc
c2
_
C
G
1
DCLKout2
DCLKout2*
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
3
2
3
1
3
0
2
9
2
8
2
7
2
6
2
5
2
4
2
3
2
2
2
1
2
0
1
9
1
8
1
7
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
4
9
5
0
5
1
5
2
5
3
5
4
5
5
5
6
5
7
5
8
5
9
6
0
6
1
6
2
6
3
6
4
SDCLKout1*
Vc
c
1
1
_
C
G
3
D
C
L
Ko
u
t1
0
SYNC/SYSREF_REQ
Vcc6_PLL1
CLKin1/Fin/FBCLKin
CLKin1*/Fin*/FBCLKin*
C
L
Ki
n
_
SEL1
DCLKout0
DCLKout0*
SD
C
L
Ko
u
t1
1
*
D
C
L
Ko
u
t1
0
*
SD
C
L
Ko
u
t1
1
SD
C
L
Ko
u
t5
SD
C
L
Ko
u
t5
*
OSCout*/CLKin2*
OSCout/CLKin2
SD
C
L
Ko
u
t1
3
D
C
L
Ko
u
t1
2
*
SD
C
L
Ko
u
t1
3
*
D
C
L
Ko
u
t1
2
SD
C
L
Ko
u
t7
*
SD
C
L
Ko
u
t7
D
C
L
Ko
u
t6
*
D
C
L
Ko
u
t6
SD
C
L
Ko
u
t9
D
C
L
Ko
u
t8
*
SD
C
L
Ko
u
t9
*
D
C
L
Ko
u
t8
Vc
c4
_
C
G
2
Status_LD2
RESET/GPO
C
L
Ki
n
_
SEL0
Vcc3
_
SYSR
EF
LLP-64
Top down view
DAP
Vcc5_DIG
Clock Group 1
Clock Group 0
Clock Group 2
Clock Group 3
SNAS605AR – MARCH 2013 – REVISED DECEMBER 2015
6 Pin Configuration and Functions
NKD Package
64-Pin WQFN
Top View
Pin Functions
PIN
I/O
TYPE
DESCRIPTION
(1)
NO.
NAME
DCLKout0,
1, 2
O
Programmable
Device clock output 0.
DCLKout0*
SDCLKout1,
3, 4
O
Programmable
SYSREF / Device clock output 1
SDCLKout1*
5
RESET/GPO
I
CMOS
Device reset input or GPO
6
SYNC/SYSREF_REQ
I
CMOS
Synchronization input or SYSREF_REQ for requesting continuous SYSREF.
7, 8, 9
NC
Do not connect. These pins must be left floating.
10
Vcc1_VCO
PWR
Power supply for VCO LDO.
11
LDObyp1
ANLG
LDO Bypass, bypassed to ground with 10-µF capacitor.
12
LDObyp2
ANLG
LDO Bypass, bypassed to ground with a 0.1-µF capacitor.
SDCLKout3,
13, 14
O
Programmable
SYSREF / Device Clock output 3.
SDCLKout3*
DCLKout2,
15, 16
O
Programmable
Device clock output 2.
DCLKout2*
17
Vcc2_CG1
PWR
Power supply for clock outputs 2 and 3.
18
CS*
I
CMOS
Chip Select
19
SCK
I
CMOS
SPI Clock
(1)
See
Pin Connection Recommendations
for recommended connections.
Copyright © 2013–2015, Texas Instruments Incorporated
7
Product Folder Links: