2
SLAU711 – March 2017
Copyright © 2017, Texas Instruments Incorporated
HSDC Pro With Xilinx
®
KCU105
15
ADC32RF45EVM Setup With KCU105
.................................................................................
16
ADC32RF45EVM GUI Quick Setup
.....................................................................................
17
ADC32RFEVM GUI Clock Outputs
......................................................................................
18
ADC32RF45 GUI Lane De-Emphasis
...................................................................................
19
ADC32RF45EVM Capture on HSDC Pro
...............................................................................
20
ADS54J20EVM Setup With KCU105
....................................................................................
21
Configuration Files for ADS54J20EVM GUI
............................................................................
22
HSDC Pro ADS43J20EVM Captured Result
...........................................................................
23
ADS42JB49EVM Setup With KCU105
..................................................................................
24
HSDC Pro ADS42JB49EVM Captured Result
.........................................................................
25
DAC38RF82EVM Setup With KCU105
.................................................................................
26
DAC38RFXX EVM GUI in External Clock Mode
.......................................................................
27
DAC38RF82EVM GUI DCLK Divider
....................................................................................
28
Generating a 150-MHz Tone on HSDC Pro
............................................................................
29
Analog Output From DAC38RF82EVM
.................................................................................
30
DAC38RFXX EVM GUI in PLL Mode
...................................................................................
31
DAC38RF82EVM GUI NCO Frequency Settings
......................................................................
32
HSDC Pro Configuration for PLL Mode
.................................................................................
33
Analog Output From DAC38RF82EVM
.................................................................................
34
Eye Diagram Example Plot
...............................................................................................
List of Tables
1
Multiplier Line Rate Ranges
................................................................................................
Trademarks
Altera is a registered trademark of Intel Corporation.
Silicon Labs is a registered trademark of Silicon Laboratories Incorporated.
UltraScale is a trademark of Xilinx Incorporated.
Xilinx, Kintex, Vivado are registered trademarks of Xilinx Incorporated.
All other trademarks are the property of their respective owners.