Copyright © 2017, Texas Instruments Incorporated
Board Setup Examples
26
SLAU711 – March 2017
Copyright © 2017, Texas Instruments Incorporated
HSDC Pro With Xilinx
®
KCU105
5.
Open HSDC Pro, select the
ADC
tab, and then select "ADS42JB49_LMF_421" using the device drop-
down menu.
6. Verify the number of samples do not exceed 32,768.
7. Enter "250M" in the
ADC Output Data Rate
window. The GUI will display the new lane rate (2.5G) and
JESD reference clock required by the capture platform FPGA (250M).
8. Click on
OK
. Connect an analog input signal to the SMA connect (J1)
9. Click the
Capture
button.
shows a captured result sending a 80-MHz single tone through Vin
at –1 dBFS.
Figure 24. HSDC Pro ADS42JB49EVM Captured Result