SNLS459 – APRIL 2011
Table 7. Channel Registers (continued)
Address (Hex)
Bits
Default Value (Hex)
Mode
Field Name
Description
0x1e
7:5
0x7
R/W
pfd_sel_data_mux[2:0 OutputMux <2:0>
]
(Enable from Register
0x09, Bit 5)
4
0x0
R/W
prbs_en
Enable PRBS
Generator
0x1f
7
0x0
R/W
drv_sel_inv
Select Output Polarity
Inverted
0x24
7
0x0
R/W
fast_eom
Enable Fast Eye
Opening Monitor
Mode
0
0x0
R/W/SC
eom_start
Start Eye Opening
Monitor Counter
(Self-Clearing)
0x25
7:0
0x0
R
eom_count[15:8]
Eye Opening Monitor
Count <15:8>
0x26
7:0
0x0
R
eom_count[7:0]
Eye Opening Monitor
Count <7:0>
0x27
7:0
0x0
R
heo[7:0]
HEO Value <7:0>
0x28
7:0
0x0
R
veo[7:0]
VEO Value <7:0>
0x29
6:5
0x0
R
eom_vrange_setting[
Eye Opening Monitor
1:0]
Voltage Range
Setting <1:0>
0x2a
7:0
0x30
R/W
eom_timer_thr[7:0]
Eye Opening Monitor
Timer Threshold
<7:0>
0x2d
2:0
0x0
R/W
drv_sel_vod[2:0]
Driver VOD <2:0>
0x2f
7:6
0x0
R/W
RATE[1:0]
Rate <1:0>
5:4
0x0
R/W
SUBRATE[1:0]
Subrate <1:0>
3
0x0
R/W
index_ov
CTLE Adaptation
Index Override
(Register 0x13)
2
0x1
R/W
en_ppm_check
Enable Frequency
Counter for Lock
Detect
1
0x1
R/W
en_fld_check
False Lock Detector
for lock detect is
disabled by default.
Must set bit to 0 to
enable the FLD.
0
0x0
R/W
ctle_adapt
Start CTLE
Adaptation
0x30
4
0x0
R
heo_veo_interrupt
Goes High if Interrupt
from CDR Goes High
3
0x0
R/W
prbs_en_dig_clk
PRBS Generator
Enable
1:0
0x0
R/W
prbs_pattern_sel[1:0]
PRBS Generator
Pattern Select <1:0>
0x31
6:5
0x1
R/W
adapt_mode[1:0]
Adaptation Mode
<1:0>
4:3
0x0
R/W
eq_sm_fom[1:0]
CTLE Adaptation
Figure of Merit Type
<1:0>
0x32
7:4
0x1
R/W
heo_int_thresh[3:0]
HEO Interrupt
Threshold <3:0>
3:0
0x1
R/W
veo_int_thresh[3:0]
VEO Interrupt
Threshold <3:0>
24
Copyright © 2011, Texas Instruments Incorporated
Product Folder Links: