Dual DP83640 Ethernet PHY HSMC Daughter Board
Reference Guide
V1.0 - October 2013
21
9 Pin out for Altera Stratix II GX PCIe Board
The following table shows the pin out for the HSMC-A and HSMC-B connectors available on
the Stratix-II GX PCIe development board.
Table 8: HSMC Interface Signals (Stratix II GX PCIe Board)
HSMC
A
HSMC
B
HSMC
Pin
Function
Bank
No
Function
HSMC
Pin
HSMC
B
HSMC
A
1
HSMC
BANK
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
G4
AW6
17
18
AW3
G1
G5
AW7
19
20
AW4
G2
E4
AU4
21
22
AU1
E1
E5
AU5
23
24
AU2
E2
A6
AN4
25
26
AN1
A3
A7
AN5
27
28
AN2
A4
C4
AR4
29
30
AR1
C1
C5
AR5
31
32
AR2
C2
F38
AD34
33
MDIO
MDC
34
AG30
H36
35
FPGA_3V3_JTAG_TCK
FPGA_3V3_JTAG_TMS
36
37
HMSC_3V3_JTAG_TDO
FPGA_3V3_JTAG_TDO
38
G22
AN22
39
ref_clk_x1
rxclk_0
40
W37
V37
D22
AR22
41
intn_0
42
AT22 F22
A22
AT21
43
txen_0
clk_out_0
44
AP22 B22
45
3,3 V
12 V
46
G33
AA33
47
txd[1]_0
rxcol_0
48
AE37 J39
G32
AB33
49
txd[0]_0
rxcrs_0
50
AE36 J38
51
3,3 V
12 V
52
J32
Y27
53
rxerr_0
54
AE39 K38
J31
AA26
55
rxdv_0
56
AE38 K37
57
3,3 V
12 V
58
K32
AA27
59
rxd[1]_0
60
AF39 L37
K31
AB27
61
rxd[0]_0
62
AG39 L36
63
3,3 V
12 V
64
K30
AD33
65
txen_1
rxcol_1
66
AG38 M37
L31
AE33
67
rxcrs_1
68
AG37 M36
69
3,3 V
12 V
70
M32
AB30
71
txd[1]_1
rxerr_1
72
AH39 N38
M31
AB29
73
txd[0]_1
rxdv_1
74
AH38 N37
75
3,3 V
12 V
76
N32
AB25
77
rxd[1]_1
78
AJ39
P37
N31
AC25
79
reset_n
rxd[0]_1
80
AK39 P36