SN8P2604
8-Bit Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 56
Version 1.1
6
6
6
INTERRUPT
6.1 OVERVIEW
This MCU provides three interrupt sources, including two internal interrupt (T0/TC1) and two external interrupt (INT0,
INT1). The external interrupt can wakeup the chip while the system is switched from power down mode to high-speed
normal mode. Once interrupt service is executed, the GIE bit in STKP register will clear to “0” for stopping other
interrupt request. On the contrast, when interrupt service exits, the GIE bit will set to “1” to accept the next interrupts’
request. All of the interrupt request signals are stored in INTRQ register.
INTEN Interrupt Enable Register
Interrupt
Enable
Gating
INTRQ
4-Bit
Latchs
P00IRQ
P01IRQ
T0IRQ
TC1IRQ
Interrupt Vector Address (0008H)
Global Interrupt Request Signal
INT0 Trigger
INT1 Trigger
T0 Time Out
TC1 Time Out
Note: The GIE bit must enable during all interrupt operation.