High Performance Two Port 10/100 Managed Ethernet Switch with 32-Bit Non-PCI CPU Interface
Datasheet
Revision 1.4 (08-19-08)
442
SMSC LAN9312
DATASHEET
15.4
DC Specifications
Note 15.5
This specification applies to all IS type inputs and tri-stated bi-directional pins. Internal pull-
down and pull-up resistors add +/- 50uA per-pin (typical).
Note 15.6
XI can optionally be driven from a 25MHz single-ended clock oscillator.
Table 15.3 I/O Buffer Characteristics
PARAMETER
SYMBOL
MIN
TYP
MAX
UNITS
NOTES
IS Type Input Buffer
Low Input Level
High Input Level
Negative-Going Threshold
Positive-Going Threshold
SchmittTrigger Hysteresis
(V
IHT
- V
ILT
)
Input Leakage
Input Capacitance
V
ILI
V
IHI
V
ILT
V
IHT
V
HYS
I
IN
C
IN
-0.3
1.01
1.39
345
-10
1.18
1.6
420
3.6
1.35
1.8
485
10
3
V
V
V
V
mV
uA
pF
Schmitt trigger
Schmitt trigger
O8 Type Buffers
Low Output Level
High Output Level
V
OL
V
OH
VDD33IO - 0.4
0.4
V
V
I
OL
= 8mA
I
OH
= -8mA
OD8 Type Buffer
Low Output Level
V
OL
0.4
V
I
OL
= 8mA
O12 Type Buffer
Low Output Level
High Output Level
V
OL
V
OH
VDD33IO - 0.4
0.4
V
V
I
OL
= 12mA
I
OH
= -12mA
OD12 Type Buffer
Low Output Level
V
OL
0.4
V
I
OL
= 12mA
ICLK Type Buffer (XI Input)
Low Input Level
High Input Level
V
ILI
V
IHI
-0.3
1.4
0.5
3.6
V
V
Table 15.4 100BASE-TX Transceiver Characteristics
PARAMETER
SYMBOL
MIN
TYP
MAX
UNITS
NOTES
Peak Differential Output Voltage High
V
PPH
950
-
1050
mVpk
Peak Differential Output Voltage Low
V
PPL
-950
-
-1050
mVpk
Signal Amplitude Symmetry
V
SS
98
-
102
%
Signal Rise and Fall Time
T
RF
3.0
-
5.0
nS
Rise and Fall Symmetry
T
RFS
-
-
0.5
nS
Duty Cycle Distortion
D
CD
35
50
65
%