![Sino Wealth SH79F3283 Manual Download Page 56](http://html1.mh-extra.com/html/sino-wealth/sh79f3283/sh79f3283_manual_1283063056.webp)
SH79F3283
56
Registers
Table 7.36
Timer5 Control Register
C0H, Bank1
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
T5CON
TF5
-
T5PS1
T5PS0
-
-
TR5
-
R/W
R/W
-
R/W
R/W
-
-
R/W
-
Reset Value
(POR/WDT/LVR/PIN)
0
-
0
0
-
-
0
-
Bit Number
Bit Mnemonic
Description
7
TF5
Timer5 overflow flag bit
0: No overflow (cleared by hardware)
1: Overflow (Set by hardware)
5-4
T5PS[1:0]
Timer5 input clock Prescale Select bits
00: 1/1
01: 1/8
10: 1/64
11: 1/256
1
TR5
Timer5 start/stop control bit
0: Stop Timer5
1: Start Timer5
Table 7.37
Timer5 Reload/Counter Data Registers
CEH-CFH, Bank1
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
TL5
TL5.7
TL5.6
TL5.5
TL5.4
TL5.3
TL5.2
TL5.1
TL5.0
TH5
TH5.7
TH5.6
TH5.5
TH5.4
TH5.3
TH5.2
TH5.1
TH5.0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset Value
(POR/WDT/LVR/PIN)
0
0
0
0
0
0
0
0
Bit Number
Bit Mnemonic
Description
7-0
TL5.x
Timer5 Low & High byte counter, x = 0 - 7
TH5.x
Table 7.38
Timer5 Reload/Count Data Register
89H, Bank1
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
SWTHL
-
-
-
-
-
-
T5HLCON T3HLCON
R/W
-
-
-
-
-
-
R/W
R/W
Reset Value
(POR/WDT/LVR/PIN)
-
-
-
-
-
-
0
0
Bit Number
Bit Mnemonic
Description
1
T5HLCON
0: when read TH5, TL5, return T5 count data
1: when read TH5, TL5, return T5 reload register data