R01UH0822EJ0100 Rev.1.00
Page 260 of 1041
Jul 31, 2019
RX13T Group
16. Data Transfer Controller (DTCb)
16.2.15
DTC Sequence Transfer Enable Register (DTCSQE)
The DTCSQE register is used to specify sequence transfer. Follow
for details on the setting procedure.
VECN[7:0] Bit (Sequence Transfer Vector Number Setting)
This bit is used to specify for which vector number to perform sequence transfer. Sequence transfer can occur only for
this trigger source.
section 14.3.1, Interrupt Vector Table
in
section 14, Interrupt Controller (ICUb)
shows the relationship between the
trigger source and the vector number.
ESPSEL Bit (Sequence Transfer Enable)
The ESPSEL bit specifies whether sequence transfer is used.
Set the DTCADMOD.SHORT bit to 0 (full address mode), when setting the ESPSEL bit to 1.
16.2.16
DTC Address Displacement Register (DTCDISP)
The DTCDISP register is used to specify the displacement value to add to the DTC transfer source address.
If MRC.DISPE bit is 1, the value SAR + DTCDISP is used as the transfer source address.
Address(es): DTC.DTCSQE 0008 2416h
b15
b14
b13
b12
b11
b10
b9
b8
b7
b6
b5
b4
b3
b2
b1
b0
ESPSE
L
—
—
—
—
—
—
—
VECN[7:0]
Value after reset:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
Symbol
Bit Name
Description
R/W
b7 to b0
Sequence Transfer Vector
Number Setting
Specify the vector number by which a sequence transfer is
enabled.
The value is only valid when the ESPSEL bit is 1.
R/W
b14 to b8
—
Reserved
These bits are read as 0. The write value should be 0.
R
b15
Sequence Transfer Enable
0: Sequence transfer is disabled.
1: Sequence transfer is enabled.
R/W
Address(es): DTC.DTCDISP 0008 2418h
b31
b30
b29
b28
b27
b26
b25
b24
b23
b22
b21
b20
b19
b18
b17
b16
Value after reset:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
b15
b14
b13
b12
b11
b10
b9
b8
b7
b6
b5
b4
b3
b2
b1
b0
Value after reset:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0