R31UH0005EU0100 Rev.1.0
Page 12
Jun 3, 2021
8V19N49x Hardware Design Guide
Figure 14. Input Termination Example – 8V19N490 Reference Clock Input CLK/nCLK Driven by a 3.3V LVDS Driver
Figure 15. 8V19N490 Reference Clock Input CLK/nCLK AC Coupling Termination Example 1
Figure 16. 8V19N490 Reference Clock Input CLK/nCLK AC Coupling Termination Example 2
VCC=3.3V
Zo = 50
Zo = 50
LVDS Driv er
VCC=3.3V
R1
100
Clock Input
CLK
nCLK
VCC=3.3V
Clock Input
CLK
nCLK
R4
10K
R2
10K
R3
5.1K
R1
5.1K
VCC=3.3V
C1
C2
Differential Signal
Zo
Zo
R5
2 x Zo
VCC=3.3V
Clock Input
CLK
nCLK
C1
C2
Differential Signal
Zo
Zo
R5
Zo
R4
10K
R3
5.1K
R5
Zo
VCC=3.3V