
Index
MCF5272 ColdFire
®
Integrated Microprocessor User’s Manual, Rev. 3
Index-2
Freescale Semiconductor
breakpoint operation,
module enhancements,
real-time support,
taken branch,
theory,
Device identification register,
DMA
address modes,
byte count register,
controller registers,
data transfer types,
destination address register,
interrupt register,
mode register,
source address register,
Documentation,
DSCLK,
E
Electrical specifications
AC,
AC timing
debug,
fast Ethernet,
GPIO port,
IEEE 1149.1 (JTAG),
USB interface,
clock input and output timing,
DC,
DL and GCI interface timing,
maximum ratings,
MII async inputs signal timing,
operating temperature,
output loading,
processor bus input timing,
QSPI,
,
SDRAM interface timing,
supply, input voltage, and storage temperature,
thermal resistance,
timer module AC timing,
USART module AC timing,
Ethernet
address recognition,
buffer descriptors
receive,
transmit,
CAM interface,
collision handling,
control register,
descriptor active register,
descriptor ring register
pointer-to-receive,
pointer-to-transmit,
error handling,
FEC initialization,
FIFO
receive bound register,
receive start register,
transmit start register,
frame
reception,
transmission,
hardware initialization,
hash table
algorithm,
high register,
low register,
initialization sequence,
internal and external loopback,
interpacket gap time,
interrupt
event register,
mask register,
vector status register,
loopbacks,
maximum frame length register,
MII
management frame register,
speed control register,
module operation,
programming model,
RAM perfect match address register
high,
low,
receive buffer size register,
receive control register,
transceiver connection,
transmit
control register,
descriptor active register,
FIFO watermark,
user initialization,
Exception processing
overview,
processor exceptions,
stack frame definition,
Exceptions
bus,
Execution timings
miscellaneous,
one operand,
two operands,
External bus interface overview,
F
Fault-on-fault halt,
Features overview,
Frame reception,